You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 
 
 
 

499 lines
14 KiB

  1. /***************************************************************************
  2. * Copyright (C) 2006 by Magnus Lundin
  3. * lundin@mlu.mine.nu
  4. *
  5. * Copyright (C) 2008 by Spencer Oliver
  6. * spen@spen-soft.co.uk
  7. *
  8. * Copyright (C) 2009 by Oyvind Harboe
  9. * oyvind.harboe@zylin.com
  10. *
  11. * Copyright (C) 2009-2010 by David Brownell
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the
  25. * Free Software Foundation, Inc.,
  26. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  27. ***************************************************************************/
  28. /**
  29. * @file
  30. * This file implements JTAG transport support for cores implementing
  31. the ARM Debug Interface version 5 (ADIv5).
  32. */
  33. #ifdef HAVE_CONFIG_H
  34. #include "config.h"
  35. #endif
  36. #include "arm.h"
  37. #include "arm_adi_v5.h"
  38. #include <helper/time_support.h>
  39. /* JTAG instructions/registers for JTAG-DP and SWJ-DP */
  40. #define JTAG_DP_ABORT 0x8
  41. #define JTAG_DP_DPACC 0xA
  42. #define JTAG_DP_APACC 0xB
  43. #define JTAG_DP_IDCODE 0xE
  44. /* three-bit ACK values for DPACC and APACC reads */
  45. #define JTAG_ACK_OK_FAULT 0x2
  46. #define JTAG_ACK_WAIT 0x1
  47. /***************************************************************************
  48. *
  49. * DPACC and APACC scanchain access through JTAG-DP (or SWJ-DP)
  50. *
  51. ***************************************************************************/
  52. /**
  53. * Scan DPACC or APACC using target ordered uint8_t buffers. No endianness
  54. * conversions are performed. See section 4.4.3 of the ADIv5 spec, which
  55. * discusses operations which access these registers.
  56. *
  57. * Note that only one scan is performed. If RnW is set, a separate scan
  58. * will be needed to collect the data which was read; the "invalue" collects
  59. * the posted result of a preceding operation, not the current one.
  60. *
  61. * @param dap the DAP
  62. * @param instr JTAG_DP_APACC (AP access) or JTAG_DP_DPACC (DP access)
  63. * @param reg_addr two significant bits; A[3:2]; for APACC access, the
  64. * SELECT register has more addressing bits.
  65. * @param RnW false iff outvalue will be written to the DP or AP
  66. * @param outvalue points to a 32-bit (little-endian) integer
  67. * @param invalue NULL, or points to a 32-bit (little-endian) integer
  68. * @param ack points to where the three bit JTAG_ACK_* code will be stored
  69. */
  70. /* FIXME don't export ... this is a temporary workaround for the
  71. * mem_ap_read_buf_u32() mess, until it's no longer JTAG-specific.
  72. */
  73. int adi_jtag_dp_scan(struct adiv5_dap *dap,
  74. uint8_t instr, uint8_t reg_addr, uint8_t RnW,
  75. uint8_t *outvalue, uint8_t *invalue, uint8_t *ack)
  76. {
  77. struct arm_jtag *jtag_info = dap->jtag_info;
  78. struct scan_field fields[2];
  79. uint8_t out_addr_buf;
  80. int retval;
  81. retval = arm_jtag_set_instr(jtag_info, instr, NULL, TAP_IDLE);
  82. if (retval != ERROR_OK)
  83. return retval;
  84. /* Scan out a read or write operation using some DP or AP register.
  85. * For APACC access with any sticky error flag set, this is discarded.
  86. */
  87. fields[0].num_bits = 3;
  88. buf_set_u32(&out_addr_buf, 0, 3, ((reg_addr >> 1) & 0x6) | (RnW & 0x1));
  89. fields[0].out_value = &out_addr_buf;
  90. fields[0].in_value = ack;
  91. /* NOTE: if we receive JTAG_ACK_WAIT, the previous operation did not
  92. * complete; data we write is discarded, data we read is unpredictable.
  93. * When overrun detect is active, STICKYORUN is set.
  94. */
  95. fields[1].num_bits = 32;
  96. fields[1].out_value = outvalue;
  97. fields[1].in_value = invalue;
  98. jtag_add_dr_scan(jtag_info->tap, 2, fields, TAP_IDLE);
  99. /* Add specified number of tck clocks after starting memory bus
  100. * access, giving the hardware time to complete the access.
  101. * They provide more time for the (MEM) AP to complete the read ...
  102. * See "Minimum Response Time" for JTAG-DP, in the ADIv5 spec.
  103. */
  104. if ((instr == JTAG_DP_APACC)
  105. && ((reg_addr == AP_REG_DRW)
  106. || ((reg_addr & 0xF0) == AP_REG_BD0))
  107. && (dap->memaccess_tck != 0))
  108. jtag_add_runtest(dap->memaccess_tck,
  109. TAP_IDLE);
  110. return ERROR_OK;
  111. }
  112. /**
  113. * Scan DPACC or APACC out and in from host ordered uint32_t buffers.
  114. * This is exactly like adi_jtag_dp_scan(), except that endianness
  115. * conversions are performed (so the types of invalue and outvalue
  116. * must be different).
  117. */
  118. static int adi_jtag_dp_scan_u32(struct adiv5_dap *dap,
  119. uint8_t instr, uint8_t reg_addr, uint8_t RnW,
  120. uint32_t outvalue, uint32_t *invalue, uint8_t *ack)
  121. {
  122. uint8_t out_value_buf[4];
  123. int retval;
  124. buf_set_u32(out_value_buf, 0, 32, outvalue);
  125. retval = adi_jtag_dp_scan(dap, instr, reg_addr, RnW,
  126. out_value_buf, (uint8_t *)invalue, ack);
  127. if (retval != ERROR_OK)
  128. return retval;
  129. if (invalue)
  130. jtag_add_callback(arm_le_to_h_u32,
  131. (jtag_callback_data_t) invalue);
  132. return retval;
  133. }
  134. /**
  135. * Utility to write AP registers.
  136. */
  137. static inline int adi_jtag_ap_write_check(struct adiv5_dap *dap,
  138. uint8_t reg_addr, uint8_t *outvalue)
  139. {
  140. return adi_jtag_dp_scan(dap, JTAG_DP_APACC, reg_addr, DPAP_WRITE,
  141. outvalue, NULL, NULL);
  142. }
  143. static int adi_jtag_scan_inout_check_u32(struct adiv5_dap *dap,
  144. uint8_t instr, uint8_t reg_addr, uint8_t RnW,
  145. uint32_t outvalue, uint32_t *invalue)
  146. {
  147. int retval;
  148. /* Issue the read or write */
  149. retval = adi_jtag_dp_scan_u32(dap, instr, reg_addr,
  150. RnW, outvalue, NULL, NULL);
  151. if (retval != ERROR_OK)
  152. return retval;
  153. /* For reads, collect posted value; RDBUFF has no other effect.
  154. * Assumes read gets acked with OK/FAULT, and CTRL_STAT says "OK".
  155. */
  156. if ((RnW == DPAP_READ) && (invalue != NULL))
  157. retval = adi_jtag_dp_scan_u32(dap, JTAG_DP_DPACC,
  158. DP_RDBUFF, DPAP_READ, 0, invalue, &dap->ack);
  159. return retval;
  160. }
  161. static int jtagdp_transaction_endcheck(struct adiv5_dap *dap)
  162. {
  163. int retval;
  164. uint32_t ctrlstat;
  165. /* too expensive to call keep_alive() here */
  166. /* Here be dragons!
  167. *
  168. * It is easy to be in a JTAG clock range where the target
  169. * is not operating in a stable fashion. This happens
  170. * for a few reasons:
  171. *
  172. * - the user may construct a simple test case to try to see
  173. * if a higher JTAG clock works to eke out more performance.
  174. * This simple case may pass, but more complex situations can
  175. * fail.
  176. *
  177. * - The mostly works JTAG clock rate and the complete failure
  178. * JTAG clock rate may be as much as 2-4x apart. This seems
  179. * to be especially true on RC oscillator driven parts.
  180. *
  181. * So: even if calling adi_jtag_scan_inout_check_u32() multiple
  182. * times here seems to "make things better here", it is just
  183. * hiding problems with too high a JTAG clock.
  184. *
  185. * Note that even if some parts have RCLK/RTCK, that doesn't
  186. * mean that RCLK/RTCK is the *correct* rate to run the JTAG
  187. * interface at, i.e. RCLK/RTCK rates can be "too high", especially
  188. * before the RC oscillator phase is not yet complete.
  189. */
  190. /* Post CTRL/STAT read; discard any previous posted read value
  191. * but collect its ACK status.
  192. */
  193. retval = adi_jtag_scan_inout_check_u32(dap, JTAG_DP_DPACC,
  194. DP_CTRL_STAT, DPAP_READ, 0, &ctrlstat);
  195. if (retval != ERROR_OK)
  196. return retval;
  197. if ((retval = jtag_execute_queue()) != ERROR_OK)
  198. return retval;
  199. dap->ack = dap->ack & 0x7;
  200. /* common code path avoids calling timeval_ms() */
  201. if (dap->ack != JTAG_ACK_OK_FAULT)
  202. {
  203. long long then = timeval_ms();
  204. while (dap->ack != JTAG_ACK_OK_FAULT)
  205. {
  206. if (dap->ack == JTAG_ACK_WAIT)
  207. {
  208. if ((timeval_ms()-then) > 1000)
  209. {
  210. /* NOTE: this would be a good spot
  211. * to use JTAG_DP_ABORT.
  212. */
  213. LOG_WARNING("Timeout (1000ms) waiting "
  214. "for ACK=OK/FAULT "
  215. "in JTAG-DP transaction");
  216. return ERROR_JTAG_DEVICE_ERROR;
  217. }
  218. }
  219. else
  220. {
  221. LOG_WARNING("Invalid ACK %#x "
  222. "in JTAG-DP transaction",
  223. dap->ack);
  224. return ERROR_JTAG_DEVICE_ERROR;
  225. }
  226. retval = adi_jtag_scan_inout_check_u32(dap, JTAG_DP_DPACC,
  227. DP_CTRL_STAT, DPAP_READ, 0, &ctrlstat);
  228. if (retval != ERROR_OK)
  229. return retval;
  230. if ((retval = dap_run(dap)) != ERROR_OK)
  231. return retval;
  232. dap->ack = dap->ack & 0x7;
  233. }
  234. }
  235. /* REVISIT also STICKYCMP, for pushed comparisons (nyet used) */
  236. /* Check for STICKYERR and STICKYORUN */
  237. if (ctrlstat & (SSTICKYORUN | SSTICKYERR))
  238. {
  239. LOG_DEBUG("jtag-dp: CTRL/STAT error, 0x%" PRIx32, ctrlstat);
  240. /* Check power to debug regions */
  241. if ((ctrlstat & 0xf0000000) != 0xf0000000)
  242. {
  243. retval = ahbap_debugport_init(dap);
  244. if (retval != ERROR_OK)
  245. return retval;
  246. }
  247. else
  248. {
  249. uint32_t mem_ap_csw, mem_ap_tar;
  250. /* Maybe print information about last intended
  251. * MEM-AP access; but not if autoincrementing.
  252. * *Real* CSW and TAR values are always shown.
  253. */
  254. if (dap->ap_tar_value != (uint32_t) -1)
  255. LOG_DEBUG("MEM-AP Cached values: "
  256. "ap_bank 0x%" PRIx32
  257. ", ap_csw 0x%" PRIx32
  258. ", ap_tar 0x%" PRIx32,
  259. dap->ap_bank_value,
  260. dap->ap_csw_value,
  261. dap->ap_tar_value);
  262. if (ctrlstat & SSTICKYORUN)
  263. LOG_ERROR("JTAG-DP OVERRUN - check clock, "
  264. "memaccess, or reduce jtag speed");
  265. if (ctrlstat & SSTICKYERR)
  266. LOG_ERROR("JTAG-DP STICKY ERROR");
  267. /* Clear Sticky Error Bits */
  268. retval = adi_jtag_scan_inout_check_u32(dap, JTAG_DP_DPACC,
  269. DP_CTRL_STAT, DPAP_WRITE,
  270. dap->dp_ctrl_stat | SSTICKYORUN
  271. | SSTICKYERR, NULL);
  272. if (retval != ERROR_OK)
  273. return retval;
  274. retval = adi_jtag_scan_inout_check_u32(dap, JTAG_DP_DPACC,
  275. DP_CTRL_STAT, DPAP_READ, 0, &ctrlstat);
  276. if (retval != ERROR_OK)
  277. return retval;
  278. if ((retval = dap_run(dap)) != ERROR_OK)
  279. return retval;
  280. LOG_DEBUG("jtag-dp: CTRL/STAT 0x%" PRIx32, ctrlstat);
  281. retval = dap_queue_ap_read(dap,
  282. AP_REG_CSW, &mem_ap_csw);
  283. if (retval != ERROR_OK)
  284. return retval;
  285. retval = dap_queue_ap_read(dap,
  286. AP_REG_TAR, &mem_ap_tar);
  287. if (retval != ERROR_OK)
  288. return retval;
  289. if ((retval = dap_run(dap)) != ERROR_OK)
  290. return retval;
  291. LOG_ERROR("MEM_AP_CSW 0x%" PRIx32 ", MEM_AP_TAR 0x%"
  292. PRIx32, mem_ap_csw, mem_ap_tar);
  293. }
  294. if ((retval = dap_run(dap)) != ERROR_OK)
  295. return retval;
  296. return ERROR_JTAG_DEVICE_ERROR;
  297. }
  298. return ERROR_OK;
  299. }
  300. /*--------------------------------------------------------------------------*/
  301. static int jtag_idcode_q_read(struct adiv5_dap *dap,
  302. uint8_t *ack, uint32_t *data)
  303. {
  304. struct arm_jtag *jtag_info = dap->jtag_info;
  305. int retval;
  306. struct scan_field fields[1];
  307. /* This is a standard JTAG operation -- no DAP tweakage */
  308. retval = arm_jtag_set_instr(jtag_info, JTAG_DP_IDCODE, NULL, TAP_IDLE);
  309. if (retval != ERROR_OK)
  310. return retval;
  311. fields[0].num_bits = 32;
  312. fields[0].out_value = NULL;
  313. fields[0].in_value = (void *) data;
  314. jtag_add_dr_scan(jtag_info->tap, 1, fields, TAP_IDLE);
  315. jtag_add_callback(arm_le_to_h_u32,
  316. (jtag_callback_data_t) data);
  317. return ERROR_OK;
  318. }
  319. static int jtag_dp_q_read(struct adiv5_dap *dap, unsigned reg,
  320. uint32_t *data)
  321. {
  322. return adi_jtag_scan_inout_check_u32(dap, JTAG_DP_DPACC,
  323. reg, DPAP_READ, 0, data);
  324. }
  325. static int jtag_dp_q_write(struct adiv5_dap *dap, unsigned reg,
  326. uint32_t data)
  327. {
  328. return adi_jtag_scan_inout_check_u32(dap, JTAG_DP_DPACC,
  329. reg, DPAP_WRITE, data, NULL);
  330. }
  331. /** Select the AP register bank matching bits 7:4 of reg. */
  332. static int jtag_ap_q_bankselect(struct adiv5_dap *dap, unsigned reg)
  333. {
  334. uint32_t select_ap_bank = reg & 0x000000F0;
  335. if (select_ap_bank == dap->ap_bank_value)
  336. return ERROR_OK;
  337. dap->ap_bank_value = select_ap_bank;
  338. select_ap_bank |= dap->ap_current;
  339. return jtag_dp_q_write(dap, DP_SELECT, select_ap_bank);
  340. }
  341. static int jtag_ap_q_read(struct adiv5_dap *dap, unsigned reg,
  342. uint32_t *data)
  343. {
  344. int retval = jtag_ap_q_bankselect(dap, reg);
  345. if (retval != ERROR_OK)
  346. return retval;
  347. return adi_jtag_scan_inout_check_u32(dap, JTAG_DP_APACC, reg,
  348. DPAP_READ, 0, data);
  349. }
  350. static int jtag_ap_q_write(struct adiv5_dap *dap, unsigned reg,
  351. uint32_t data)
  352. {
  353. uint8_t out_value_buf[4];
  354. int retval = jtag_ap_q_bankselect(dap, reg);
  355. if (retval != ERROR_OK)
  356. return retval;
  357. buf_set_u32(out_value_buf, 0, 32, data);
  358. return adi_jtag_ap_write_check(dap, reg, out_value_buf);
  359. }
  360. static int jtag_ap_q_abort(struct adiv5_dap *dap, uint8_t *ack)
  361. {
  362. /* for JTAG, this is the only valid ABORT register operation */
  363. return adi_jtag_dp_scan_u32(dap, JTAG_DP_ABORT,
  364. 0, DPAP_WRITE, 1, NULL, ack);
  365. }
  366. static int jtag_dp_run(struct adiv5_dap *dap)
  367. {
  368. return jtagdp_transaction_endcheck(dap);
  369. }
  370. /* FIXME don't export ... just initialize as
  371. * part of DAP setup
  372. */
  373. const struct dap_ops jtag_dp_ops = {
  374. .queue_idcode_read = jtag_idcode_q_read,
  375. .queue_dp_read = jtag_dp_q_read,
  376. .queue_dp_write = jtag_dp_q_write,
  377. .queue_ap_read = jtag_ap_q_read,
  378. .queue_ap_write = jtag_ap_q_write,
  379. .queue_ap_abort = jtag_ap_q_abort,
  380. .run = jtag_dp_run,
  381. };
  382. static const uint8_t swd2jtag_bitseq[] = {
  383. /* More than 50 TCK/SWCLK cycles with TMS/SWDIO high,
  384. * putting both JTAG and SWD logic into reset state.
  385. */
  386. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  387. /* Switching equence disables SWD and enables JTAG
  388. * NOTE: bits in the DP's IDCODE can expose the need for
  389. * the old/deprecated sequence (0xae 0xde).
  390. */
  391. 0x3c, 0xe7,
  392. /* At least 50 TCK/SWCLK cycles with TMS/SWDIO high,
  393. * putting both JTAG and SWD logic into reset state.
  394. * NOTE: some docs say "at least 5".
  395. */
  396. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  397. };
  398. /** Put the debug link into JTAG mode, if the target supports it.
  399. * The link's initial mode may be either SWD or JTAG.
  400. *
  401. * @param target Enters JTAG mode (if possible).
  402. *
  403. * Note that targets implemented with SW-DP do not support JTAG, and
  404. * that some targets which could otherwise support it may have been
  405. * configured to disable JTAG signaling
  406. *
  407. * @return ERROR_OK or else a fault code.
  408. */
  409. int dap_to_jtag(struct target *target)
  410. {
  411. int retval;
  412. LOG_DEBUG("Enter JTAG mode");
  413. /* REVISIT it's nasty to need to make calls to a "jtag"
  414. * subsystem if the link isn't in JTAG mode...
  415. */
  416. retval = jtag_add_tms_seq(8 * sizeof(swd2jtag_bitseq),
  417. swd2jtag_bitseq, TAP_RESET);
  418. if (retval == ERROR_OK)
  419. retval = jtag_execute_queue();
  420. /* REVISIT set up the DAP's ops vector for JTAG mode. */
  421. return retval;
  422. }