You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 
 
 
 

692 lines
21 KiB

  1. /***************************************************************************
  2. * Copyright (C) 2005 by Dominic Rath *
  3. * Dominic.Rath@gmx.de *
  4. * *
  5. * Copyright (C) 2008 by Spencer Oliver *
  6. * spen@spen-soft.co.uk *
  7. * *
  8. * Copyright (C) 2008 by Oyvind Harboe *
  9. * oyvind.harboe@zylin.com *
  10. * *
  11. * This program is free software; you can redistribute it and/or modify *
  12. * it under the terms of the GNU General Public License as published by *
  13. * the Free Software Foundation; either version 2 of the License, or *
  14. * (at your option) any later version. *
  15. * *
  16. * This program is distributed in the hope that it will be useful, *
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of *
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
  19. * GNU General Public License for more details. *
  20. * *
  21. * You should have received a copy of the GNU General Public License *
  22. * along with this program; if not, write to the *
  23. * Free Software Foundation, Inc., *
  24. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
  25. ***************************************************************************/
  26. #ifdef HAVE_CONFIG_H
  27. #include "config.h"
  28. #endif
  29. #include "armv4_5.h"
  30. #include "arm_disassembler.h"
  31. #include "binarybuffer.h"
  32. bitfield_desc_t armv4_5_psr_bitfield_desc[] =
  33. {
  34. {"M[4:0]", 5},
  35. {"T", 1},
  36. {"F", 1},
  37. {"I", 1},
  38. {"reserved", 16},
  39. {"J", 1},
  40. {"reserved", 2},
  41. {"Q", 1},
  42. {"V", 1},
  43. {"C", 1},
  44. {"Z", 1},
  45. {"N", 1},
  46. };
  47. char* armv4_5_core_reg_list[] =
  48. {
  49. "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", "r8", "r9", "r10", "r11", "r12", "r13_usr", "lr_usr", "pc",
  50. "r8_fiq", "r9_fiq", "r10_fiq", "r11_fiq", "r12_fiq", "r13_fiq", "lr_fiq",
  51. "r13_irq", "lr_irq",
  52. "r13_svc", "lr_svc",
  53. "r13_abt", "lr_abt",
  54. "r13_und", "lr_und",
  55. "cpsr", "spsr_fiq", "spsr_irq", "spsr_svc", "spsr_abt", "spsr_und"
  56. };
  57. char * armv4_5_mode_strings_list[] =
  58. {
  59. "Illegal mode value", "User", "FIQ", "IRQ", "Supervisor", "Abort", "Undefined", "System"
  60. };
  61. /* Hack! Yuk! allow -1 index, which simplifies codepaths elsewhere in the code */
  62. char** armv4_5_mode_strings = armv4_5_mode_strings_list + 1;
  63. char* armv4_5_state_strings[] =
  64. {
  65. "ARM", "Thumb", "Jazelle"
  66. };
  67. int armv4_5_core_reg_arch_type = -1;
  68. armv4_5_core_reg_t armv4_5_core_reg_list_arch_info[] =
  69. {
  70. {0, ARMV4_5_MODE_ANY, NULL, NULL},
  71. {1, ARMV4_5_MODE_ANY, NULL, NULL},
  72. {2, ARMV4_5_MODE_ANY, NULL, NULL},
  73. {3, ARMV4_5_MODE_ANY, NULL, NULL},
  74. {4, ARMV4_5_MODE_ANY, NULL, NULL},
  75. {5, ARMV4_5_MODE_ANY, NULL, NULL},
  76. {6, ARMV4_5_MODE_ANY, NULL, NULL},
  77. {7, ARMV4_5_MODE_ANY, NULL, NULL},
  78. {8, ARMV4_5_MODE_ANY, NULL, NULL},
  79. {9, ARMV4_5_MODE_ANY, NULL, NULL},
  80. {10, ARMV4_5_MODE_ANY, NULL, NULL},
  81. {11, ARMV4_5_MODE_ANY, NULL, NULL},
  82. {12, ARMV4_5_MODE_ANY, NULL, NULL},
  83. {13, ARMV4_5_MODE_USR, NULL, NULL},
  84. {14, ARMV4_5_MODE_USR, NULL, NULL},
  85. {15, ARMV4_5_MODE_ANY, NULL, NULL},
  86. {8, ARMV4_5_MODE_FIQ, NULL, NULL},
  87. {9, ARMV4_5_MODE_FIQ, NULL, NULL},
  88. {10, ARMV4_5_MODE_FIQ, NULL, NULL},
  89. {11, ARMV4_5_MODE_FIQ, NULL, NULL},
  90. {12, ARMV4_5_MODE_FIQ, NULL, NULL},
  91. {13, ARMV4_5_MODE_FIQ, NULL, NULL},
  92. {14, ARMV4_5_MODE_FIQ, NULL, NULL},
  93. {13, ARMV4_5_MODE_IRQ, NULL, NULL},
  94. {14, ARMV4_5_MODE_IRQ, NULL, NULL},
  95. {13, ARMV4_5_MODE_SVC, NULL, NULL},
  96. {14, ARMV4_5_MODE_SVC, NULL, NULL},
  97. {13, ARMV4_5_MODE_ABT, NULL, NULL},
  98. {14, ARMV4_5_MODE_ABT, NULL, NULL},
  99. {13, ARMV4_5_MODE_UND, NULL, NULL},
  100. {14, ARMV4_5_MODE_UND, NULL, NULL},
  101. {16, ARMV4_5_MODE_ANY, NULL, NULL},
  102. {16, ARMV4_5_MODE_FIQ, NULL, NULL},
  103. {16, ARMV4_5_MODE_IRQ, NULL, NULL},
  104. {16, ARMV4_5_MODE_SVC, NULL, NULL},
  105. {16, ARMV4_5_MODE_ABT, NULL, NULL},
  106. {16, ARMV4_5_MODE_UND, NULL, NULL}
  107. };
  108. /* map core mode (USR, FIQ, ...) and register number to indizes into the register cache */
  109. int armv4_5_core_reg_map[7][17] =
  110. {
  111. { /* USR */
  112. 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 31
  113. },
  114. { /* FIQ */
  115. 0, 1, 2, 3, 4, 5, 6, 7, 16, 17, 18, 19, 20, 21, 22, 15, 32
  116. },
  117. { /* IRQ */
  118. 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 23, 24, 15, 33
  119. },
  120. { /* SVC */
  121. 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 25, 26, 15, 34
  122. },
  123. { /* ABT */
  124. 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 27, 28, 15, 35
  125. },
  126. { /* UND */
  127. 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 29, 30, 15, 36
  128. },
  129. { /* SYS */
  130. 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 31
  131. }
  132. };
  133. uint8_t armv4_5_gdb_dummy_fp_value[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  134. reg_t armv4_5_gdb_dummy_fp_reg =
  135. {
  136. "GDB dummy floating-point register", armv4_5_gdb_dummy_fp_value, 0, 1, 96, NULL, 0, NULL, 0
  137. };
  138. uint8_t armv4_5_gdb_dummy_fps_value[] = {0, 0, 0, 0};
  139. reg_t armv4_5_gdb_dummy_fps_reg =
  140. {
  141. "GDB dummy floating-point status register", armv4_5_gdb_dummy_fps_value, 0, 1, 32, NULL, 0, NULL, 0
  142. };
  143. int armv4_5_get_core_reg(reg_t *reg)
  144. {
  145. int retval;
  146. armv4_5_core_reg_t *armv4_5 = reg->arch_info;
  147. target_t *target = armv4_5->target;
  148. if (target->state != TARGET_HALTED)
  149. {
  150. LOG_ERROR("Target not halted");
  151. return ERROR_TARGET_NOT_HALTED;
  152. }
  153. /* retval = armv4_5->armv4_5_common->full_context(target); */
  154. retval = armv4_5->armv4_5_common->read_core_reg(target, armv4_5->num, armv4_5->mode);
  155. return retval;
  156. }
  157. int armv4_5_set_core_reg(reg_t *reg, uint8_t *buf)
  158. {
  159. armv4_5_core_reg_t *armv4_5 = reg->arch_info;
  160. target_t *target = armv4_5->target;
  161. armv4_5_common_t *armv4_5_target = target->arch_info;
  162. uint32_t value = buf_get_u32(buf, 0, 32);
  163. if (target->state != TARGET_HALTED)
  164. {
  165. return ERROR_TARGET_NOT_HALTED;
  166. }
  167. if (reg == &armv4_5_target->core_cache->reg_list[ARMV4_5_CPSR])
  168. {
  169. if (value & 0x20)
  170. {
  171. /* T bit should be set */
  172. if (armv4_5_target->core_state == ARMV4_5_STATE_ARM)
  173. {
  174. /* change state to Thumb */
  175. LOG_DEBUG("changing to Thumb state");
  176. armv4_5_target->core_state = ARMV4_5_STATE_THUMB;
  177. }
  178. }
  179. else
  180. {
  181. /* T bit should be cleared */
  182. if (armv4_5_target->core_state == ARMV4_5_STATE_THUMB)
  183. {
  184. /* change state to ARM */
  185. LOG_DEBUG("changing to ARM state");
  186. armv4_5_target->core_state = ARMV4_5_STATE_ARM;
  187. }
  188. }
  189. if (armv4_5_target->core_mode != (enum armv4_5_mode)(value & 0x1f))
  190. {
  191. LOG_DEBUG("changing ARM core mode to '%s'", armv4_5_mode_strings[armv4_5_mode_to_number(value & 0x1f)]);
  192. armv4_5_target->core_mode = value & 0x1f;
  193. armv4_5_target->write_core_reg(target, 16, ARMV4_5_MODE_ANY, value);
  194. }
  195. }
  196. buf_set_u32(reg->value, 0, 32, value);
  197. reg->dirty = 1;
  198. reg->valid = 1;
  199. return ERROR_OK;
  200. }
  201. int armv4_5_invalidate_core_regs(target_t *target)
  202. {
  203. armv4_5_common_t *armv4_5 = target->arch_info;
  204. int i;
  205. for (i = 0; i < 37; i++)
  206. {
  207. armv4_5->core_cache->reg_list[i].valid = 0;
  208. armv4_5->core_cache->reg_list[i].dirty = 0;
  209. }
  210. return ERROR_OK;
  211. }
  212. reg_cache_t* armv4_5_build_reg_cache(target_t *target, armv4_5_common_t *armv4_5_common)
  213. {
  214. int num_regs = 37;
  215. reg_cache_t *cache = malloc(sizeof(reg_cache_t));
  216. reg_t *reg_list = malloc(sizeof(reg_t) * num_regs);
  217. armv4_5_core_reg_t *arch_info = malloc(sizeof(armv4_5_core_reg_t) * num_regs);
  218. int i;
  219. cache->name = "arm v4/5 registers";
  220. cache->next = NULL;
  221. cache->reg_list = reg_list;
  222. cache->num_regs = num_regs;
  223. if (armv4_5_core_reg_arch_type == -1)
  224. armv4_5_core_reg_arch_type = register_reg_arch_type(armv4_5_get_core_reg, armv4_5_set_core_reg);
  225. register_init_dummy(&armv4_5_gdb_dummy_fp_reg);
  226. register_init_dummy(&armv4_5_gdb_dummy_fps_reg);
  227. for (i = 0; i < 37; i++)
  228. {
  229. arch_info[i] = armv4_5_core_reg_list_arch_info[i];
  230. arch_info[i].target = target;
  231. arch_info[i].armv4_5_common = armv4_5_common;
  232. reg_list[i].name = armv4_5_core_reg_list[i];
  233. reg_list[i].size = 32;
  234. reg_list[i].value = calloc(1, 4);
  235. reg_list[i].dirty = 0;
  236. reg_list[i].valid = 0;
  237. reg_list[i].bitfield_desc = NULL;
  238. reg_list[i].num_bitfields = 0;
  239. reg_list[i].arch_type = armv4_5_core_reg_arch_type;
  240. reg_list[i].arch_info = &arch_info[i];
  241. }
  242. return cache;
  243. }
  244. int armv4_5_arch_state(struct target_s *target)
  245. {
  246. armv4_5_common_t *armv4_5 = target->arch_info;
  247. if (armv4_5->common_magic != ARMV4_5_COMMON_MAGIC)
  248. {
  249. LOG_ERROR("BUG: called for a non-ARMv4/5 target");
  250. exit(-1);
  251. }
  252. LOG_USER("target halted in %s state due to %s, current mode: %s\ncpsr: 0x%8.8" PRIx32 " pc: 0x%8.8" PRIx32 "",
  253. armv4_5_state_strings[armv4_5->core_state],
  254. Jim_Nvp_value2name_simple(nvp_target_debug_reason, target->debug_reason)->name,
  255. armv4_5_mode_strings[armv4_5_mode_to_number(armv4_5->core_mode)],
  256. buf_get_u32(armv4_5->core_cache->reg_list[ARMV4_5_CPSR].value, 0, 32),
  257. buf_get_u32(armv4_5->core_cache->reg_list[15].value, 0, 32));
  258. return ERROR_OK;
  259. }
  260. int handle_armv4_5_reg_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc)
  261. {
  262. char output[128];
  263. int output_len;
  264. int mode, num;
  265. target_t *target = get_current_target(cmd_ctx);
  266. armv4_5_common_t *armv4_5 = target->arch_info;
  267. if (armv4_5->common_magic != ARMV4_5_COMMON_MAGIC)
  268. {
  269. command_print(cmd_ctx, "current target isn't an ARMV4/5 target");
  270. return ERROR_OK;
  271. }
  272. if (target->state != TARGET_HALTED)
  273. {
  274. command_print(cmd_ctx, "error: target must be halted for register accesses");
  275. return ERROR_OK;
  276. }
  277. if (armv4_5_mode_to_number(armv4_5->core_mode)==-1)
  278. return ERROR_FAIL;
  279. for (num = 0; num <= 15; num++)
  280. {
  281. output_len = 0;
  282. for (mode = 0; mode < 6; mode++)
  283. {
  284. if (!ARMV4_5_CORE_REG_MODENUM(armv4_5->core_cache, mode, num).valid)
  285. {
  286. armv4_5->full_context(target);
  287. }
  288. output_len += snprintf(output + output_len,
  289. 128 - output_len,
  290. "%8s: %8.8" PRIx32 " ",
  291. ARMV4_5_CORE_REG_MODENUM(armv4_5->core_cache, mode, num).name,
  292. buf_get_u32(ARMV4_5_CORE_REG_MODENUM(armv4_5->core_cache, mode, num).value, 0, 32));
  293. }
  294. command_print(cmd_ctx, "%s", output);
  295. }
  296. command_print(cmd_ctx,
  297. " cpsr: %8.8" PRIx32 " spsr_fiq: %8.8" PRIx32 " spsr_irq: %8.8" PRIx32 " spsr_svc: %8.8" PRIx32 " spsr_abt: %8.8" PRIx32 " spsr_und: %8.8" PRIx32 "",
  298. buf_get_u32(armv4_5->core_cache->reg_list[ARMV4_5_CPSR].value, 0, 32),
  299. buf_get_u32(armv4_5->core_cache->reg_list[ARMV4_5_SPSR_FIQ].value, 0, 32),
  300. buf_get_u32(armv4_5->core_cache->reg_list[ARMV4_5_SPSR_IRQ].value, 0, 32),
  301. buf_get_u32(armv4_5->core_cache->reg_list[ARMV4_5_SPSR_SVC].value, 0, 32),
  302. buf_get_u32(armv4_5->core_cache->reg_list[ARMV4_5_SPSR_ABT].value, 0, 32),
  303. buf_get_u32(armv4_5->core_cache->reg_list[ARMV4_5_SPSR_UND].value, 0, 32));
  304. return ERROR_OK;
  305. }
  306. int handle_armv4_5_core_state_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc)
  307. {
  308. target_t *target = get_current_target(cmd_ctx);
  309. armv4_5_common_t *armv4_5 = target->arch_info;
  310. if (armv4_5->common_magic != ARMV4_5_COMMON_MAGIC)
  311. {
  312. command_print(cmd_ctx, "current target isn't an ARMV4/5 target");
  313. return ERROR_OK;
  314. }
  315. if (argc > 0)
  316. {
  317. if (strcmp(args[0], "arm") == 0)
  318. {
  319. armv4_5->core_state = ARMV4_5_STATE_ARM;
  320. }
  321. if (strcmp(args[0], "thumb") == 0)
  322. {
  323. armv4_5->core_state = ARMV4_5_STATE_THUMB;
  324. }
  325. }
  326. command_print(cmd_ctx, "core state: %s", armv4_5_state_strings[armv4_5->core_state]);
  327. return ERROR_OK;
  328. }
  329. int handle_armv4_5_disassemble_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc)
  330. {
  331. int retval = ERROR_OK;
  332. target_t *target = get_current_target(cmd_ctx);
  333. armv4_5_common_t *armv4_5 = target->arch_info;
  334. uint32_t address;
  335. int count;
  336. int i;
  337. arm_instruction_t cur_instruction;
  338. uint32_t opcode;
  339. uint16_t thumb_opcode;
  340. int thumb = 0;
  341. if (armv4_5->common_magic != ARMV4_5_COMMON_MAGIC)
  342. {
  343. command_print(cmd_ctx, "current target isn't an ARMV4/5 target");
  344. return ERROR_OK;
  345. }
  346. if (argc < 2)
  347. {
  348. command_print(cmd_ctx, "usage: armv4_5 disassemble <address> <count> ['thumb']");
  349. return ERROR_OK;
  350. }
  351. address = strtoul(args[0], NULL, 0);
  352. count = strtoul(args[1], NULL, 0);
  353. if (argc >= 3)
  354. if (strcmp(args[2], "thumb") == 0)
  355. thumb = 1;
  356. for (i = 0; i < count; i++)
  357. {
  358. if (thumb)
  359. {
  360. if ((retval = target_read_u16(target, address, &thumb_opcode)) != ERROR_OK)
  361. {
  362. return retval;
  363. }
  364. if ((retval = thumb_evaluate_opcode(thumb_opcode, address, &cur_instruction)) != ERROR_OK)
  365. {
  366. return retval;
  367. }
  368. }
  369. else {
  370. if ((retval = target_read_u32(target, address, &opcode)) != ERROR_OK)
  371. {
  372. return retval;
  373. }
  374. if ((retval = arm_evaluate_opcode(opcode, address, &cur_instruction)) != ERROR_OK)
  375. {
  376. return retval;
  377. }
  378. }
  379. command_print(cmd_ctx, "%s", cur_instruction.text);
  380. address += (thumb) ? 2 : 4;
  381. }
  382. return ERROR_OK;
  383. }
  384. int armv4_5_register_commands(struct command_context_s *cmd_ctx)
  385. {
  386. command_t *armv4_5_cmd;
  387. armv4_5_cmd = register_command(cmd_ctx, NULL, "armv4_5", NULL, COMMAND_ANY, "armv4/5 specific commands");
  388. register_command(cmd_ctx, armv4_5_cmd, "reg", handle_armv4_5_reg_command, COMMAND_EXEC, "display ARM core registers");
  389. register_command(cmd_ctx, armv4_5_cmd, "core_state", handle_armv4_5_core_state_command, COMMAND_EXEC, "display/change ARM core state <arm | thumb>");
  390. register_command(cmd_ctx, armv4_5_cmd, "disassemble", handle_armv4_5_disassemble_command, COMMAND_EXEC, "disassemble instructions <address> <count> ['thumb']");
  391. return ERROR_OK;
  392. }
  393. int armv4_5_get_gdb_reg_list(target_t *target, reg_t **reg_list[], int *reg_list_size)
  394. {
  395. armv4_5_common_t *armv4_5 = target->arch_info;
  396. int i;
  397. if (armv4_5_mode_to_number(armv4_5->core_mode)==-1)
  398. return ERROR_FAIL;
  399. *reg_list_size = 26;
  400. *reg_list = malloc(sizeof(reg_t*) * (*reg_list_size));
  401. for (i = 0; i < 16; i++)
  402. {
  403. (*reg_list)[i] = &ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, i);
  404. }
  405. for (i = 16; i < 24; i++)
  406. {
  407. (*reg_list)[i] = &armv4_5_gdb_dummy_fp_reg;
  408. }
  409. (*reg_list)[24] = &armv4_5_gdb_dummy_fps_reg;
  410. (*reg_list)[25] = &armv4_5->core_cache->reg_list[ARMV4_5_CPSR];
  411. return ERROR_OK;
  412. }
  413. /* wait for execution to complete and check exit point */
  414. static int armv4_5_run_algorithm_completion(struct target_s *target, uint32_t exit_point, int timeout_ms, void *arch_info)
  415. {
  416. int retval;
  417. armv4_5_common_t *armv4_5 = target->arch_info;
  418. if ((retval = target_wait_state(target, TARGET_HALTED, timeout_ms)) != ERROR_OK)
  419. {
  420. return retval;
  421. }
  422. if (target->state != TARGET_HALTED)
  423. {
  424. if ((retval = target_halt(target)) != ERROR_OK)
  425. return retval;
  426. if ((retval = target_wait_state(target, TARGET_HALTED, 500)) != ERROR_OK)
  427. {
  428. return retval;
  429. }
  430. return ERROR_TARGET_TIMEOUT;
  431. }
  432. if (buf_get_u32(armv4_5->core_cache->reg_list[15].value, 0, 32) != exit_point)
  433. {
  434. LOG_WARNING("target reentered debug state, but not at the desired exit point: 0x%4.4" PRIx32 "",
  435. buf_get_u32(armv4_5->core_cache->reg_list[15].value, 0, 32));
  436. return ERROR_TARGET_TIMEOUT;
  437. }
  438. return ERROR_OK;
  439. }
  440. int armv4_5_run_algorithm_inner(struct target_s *target, int num_mem_params, mem_param_t *mem_params, int num_reg_params, reg_param_t *reg_params, uint32_t entry_point, uint32_t exit_point, int timeout_ms, void *arch_info, int (*run_it)(struct target_s *target, uint32_t exit_point, int timeout_ms, void *arch_info))
  441. {
  442. armv4_5_common_t *armv4_5 = target->arch_info;
  443. armv4_5_algorithm_t *armv4_5_algorithm_info = arch_info;
  444. enum armv4_5_state core_state = armv4_5->core_state;
  445. enum armv4_5_mode core_mode = armv4_5->core_mode;
  446. uint32_t context[17];
  447. uint32_t cpsr;
  448. int exit_breakpoint_size = 0;
  449. int i;
  450. int retval = ERROR_OK;
  451. LOG_DEBUG("Running algorithm");
  452. if (armv4_5_algorithm_info->common_magic != ARMV4_5_COMMON_MAGIC)
  453. {
  454. LOG_ERROR("current target isn't an ARMV4/5 target");
  455. return ERROR_TARGET_INVALID;
  456. }
  457. if (target->state != TARGET_HALTED)
  458. {
  459. LOG_WARNING("target not halted");
  460. return ERROR_TARGET_NOT_HALTED;
  461. }
  462. if (armv4_5_mode_to_number(armv4_5->core_mode)==-1)
  463. return ERROR_FAIL;
  464. for (i = 0; i <= 16; i++)
  465. {
  466. if (!ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5_algorithm_info->core_mode, i).valid)
  467. armv4_5->read_core_reg(target, i, armv4_5_algorithm_info->core_mode);
  468. context[i] = buf_get_u32(ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5_algorithm_info->core_mode, i).value, 0, 32);
  469. }
  470. cpsr = buf_get_u32(armv4_5->core_cache->reg_list[ARMV4_5_CPSR].value, 0, 32);
  471. for (i = 0; i < num_mem_params; i++)
  472. {
  473. if ((retval = target_write_buffer(target, mem_params[i].address, mem_params[i].size, mem_params[i].value)) != ERROR_OK)
  474. {
  475. return retval;
  476. }
  477. }
  478. for (i = 0; i < num_reg_params; i++)
  479. {
  480. reg_t *reg = register_get_by_name(armv4_5->core_cache, reg_params[i].reg_name, 0);
  481. if (!reg)
  482. {
  483. LOG_ERROR("BUG: register '%s' not found", reg_params[i].reg_name);
  484. exit(-1);
  485. }
  486. if (reg->size != reg_params[i].size)
  487. {
  488. LOG_ERROR("BUG: register '%s' size doesn't match reg_params[i].size", reg_params[i].reg_name);
  489. exit(-1);
  490. }
  491. if ((retval = armv4_5_set_core_reg(reg, reg_params[i].value)) != ERROR_OK)
  492. {
  493. return retval;
  494. }
  495. }
  496. armv4_5->core_state = armv4_5_algorithm_info->core_state;
  497. if (armv4_5->core_state == ARMV4_5_STATE_ARM)
  498. exit_breakpoint_size = 4;
  499. else if (armv4_5->core_state == ARMV4_5_STATE_THUMB)
  500. exit_breakpoint_size = 2;
  501. else
  502. {
  503. LOG_ERROR("BUG: can't execute algorithms when not in ARM or Thumb state");
  504. exit(-1);
  505. }
  506. if (armv4_5_algorithm_info->core_mode != ARMV4_5_MODE_ANY)
  507. {
  508. LOG_DEBUG("setting core_mode: 0x%2.2x", armv4_5_algorithm_info->core_mode);
  509. buf_set_u32(armv4_5->core_cache->reg_list[ARMV4_5_CPSR].value, 0, 5, armv4_5_algorithm_info->core_mode);
  510. armv4_5->core_cache->reg_list[ARMV4_5_CPSR].dirty = 1;
  511. armv4_5->core_cache->reg_list[ARMV4_5_CPSR].valid = 1;
  512. }
  513. if ((retval = breakpoint_add(target, exit_point, exit_breakpoint_size, BKPT_HARD)) != ERROR_OK)
  514. {
  515. LOG_ERROR("can't add breakpoint to finish algorithm execution");
  516. return ERROR_TARGET_FAILURE;
  517. }
  518. if ((retval = target_resume(target, 0, entry_point, 1, 1)) != ERROR_OK)
  519. {
  520. return retval;
  521. }
  522. int retvaltemp;
  523. retval = run_it(target, exit_point, timeout_ms, arch_info);
  524. breakpoint_remove(target, exit_point);
  525. if (retval != ERROR_OK)
  526. return retval;
  527. for (i = 0; i < num_mem_params; i++)
  528. {
  529. if (mem_params[i].direction != PARAM_OUT)
  530. if ((retvaltemp = target_read_buffer(target, mem_params[i].address, mem_params[i].size, mem_params[i].value)) != ERROR_OK)
  531. {
  532. retval = retvaltemp;
  533. }
  534. }
  535. for (i = 0; i < num_reg_params; i++)
  536. {
  537. if (reg_params[i].direction != PARAM_OUT)
  538. {
  539. reg_t *reg = register_get_by_name(armv4_5->core_cache, reg_params[i].reg_name, 0);
  540. if (!reg)
  541. {
  542. LOG_ERROR("BUG: register '%s' not found", reg_params[i].reg_name);
  543. exit(-1);
  544. }
  545. if (reg->size != reg_params[i].size)
  546. {
  547. LOG_ERROR("BUG: register '%s' size doesn't match reg_params[i].size", reg_params[i].reg_name);
  548. exit(-1);
  549. }
  550. buf_set_u32(reg_params[i].value, 0, 32, buf_get_u32(reg->value, 0, 32));
  551. }
  552. }
  553. for (i = 0; i <= 16; i++)
  554. {
  555. uint32_t regvalue;
  556. regvalue = buf_get_u32(ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5_algorithm_info->core_mode, i).value, 0, 32);
  557. if (regvalue != context[i])
  558. {
  559. LOG_DEBUG("restoring register %s with value 0x%8.8" PRIx32 "", ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5_algorithm_info->core_mode, i).name, context[i]);
  560. buf_set_u32(ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5_algorithm_info->core_mode, i).value, 0, 32, context[i]);
  561. ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5_algorithm_info->core_mode, i).valid = 1;
  562. ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5_algorithm_info->core_mode, i).dirty = 1;
  563. }
  564. }
  565. buf_set_u32(armv4_5->core_cache->reg_list[ARMV4_5_CPSR].value, 0, 32, cpsr);
  566. armv4_5->core_cache->reg_list[ARMV4_5_CPSR].valid = 1;
  567. armv4_5->core_cache->reg_list[ARMV4_5_CPSR].dirty = 1;
  568. armv4_5->core_state = core_state;
  569. armv4_5->core_mode = core_mode;
  570. return retval;
  571. }
  572. int armv4_5_run_algorithm(struct target_s *target, int num_mem_params, mem_param_t *mem_params, int num_reg_params, reg_param_t *reg_params, uint32_t entry_point, uint32_t exit_point, int timeout_ms, void *arch_info)
  573. {
  574. return armv4_5_run_algorithm_inner(target, num_mem_params, mem_params, num_reg_params, reg_params, entry_point, exit_point, timeout_ms, arch_info, armv4_5_run_algorithm_completion);
  575. }
  576. int armv4_5_init_arch_info(target_t *target, armv4_5_common_t *armv4_5)
  577. {
  578. target->arch_info = armv4_5;
  579. armv4_5->common_magic = ARMV4_5_COMMON_MAGIC;
  580. armv4_5->core_state = ARMV4_5_STATE_ARM;
  581. armv4_5->core_mode = ARMV4_5_MODE_USR;
  582. return ERROR_OK;
  583. }