You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 
 
 
 

1991 lines
55 KiB

  1. /***************************************************************************
  2. * Copyright (C) 2005 by Dominic Rath *
  3. * Dominic.Rath@gmx.de *
  4. * *
  5. * Copyright (C) 2006 by Magnus Lundin *
  6. * lundin@mlu.mine.nu *
  7. * *
  8. * Copyright (C) 2008 by Spencer Oliver *
  9. * spen@spen-soft.co.uk *
  10. * *
  11. * This program is free software; you can redistribute it and/or modify *
  12. * it under the terms of the GNU General Public License as published by *
  13. * the Free Software Foundation; either version 2 of the License, or *
  14. * (at your option) any later version. *
  15. * *
  16. * This program is distributed in the hope that it will be useful, *
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of *
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
  19. * GNU General Public License for more details. *
  20. * *
  21. * You should have received a copy of the GNU General Public License *
  22. * along with this program; if not, write to the *
  23. * Free Software Foundation, Inc., *
  24. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
  25. * *
  26. * *
  27. * Cortex-M3(tm) TRM, ARM DDI 0337E (r1p1) and 0337G (r2p0) *
  28. * *
  29. ***************************************************************************/
  30. #ifdef HAVE_CONFIG_H
  31. #include "config.h"
  32. #endif
  33. #include "cortex_m3.h"
  34. #include "target_request.h"
  35. #include "target_type.h"
  36. #include "arm_disassembler.h"
  37. /* NOTE: most of this should work fine for the Cortex-M1 and
  38. * Cortex-M0 cores too, although they're ARMv6-M not ARMv7-M.
  39. */
  40. #define ARRAY_SIZE(x) ((int)(sizeof(x)/sizeof((x)[0])))
  41. /* forward declarations */
  42. static int cortex_m3_set_breakpoint(struct target_s *target, struct breakpoint *breakpoint);
  43. static int cortex_m3_unset_breakpoint(struct target_s *target, struct breakpoint *breakpoint);
  44. static void cortex_m3_enable_watchpoints(struct target_s *target);
  45. static int cortex_m3_store_core_reg_u32(target_t *target,
  46. enum armv7m_regtype type, uint32_t num, uint32_t value);
  47. #ifdef ARMV7_GDB_HACKS
  48. extern uint8_t armv7m_gdb_dummy_cpsr_value[];
  49. extern reg_t armv7m_gdb_dummy_cpsr_reg;
  50. #endif
  51. static int cortexm3_dap_read_coreregister_u32(struct swjdp_common *swjdp,
  52. uint32_t *value, int regnum)
  53. {
  54. int retval;
  55. uint32_t dcrdr;
  56. /* because the DCB_DCRDR is used for the emulated dcc channel
  57. * we have to save/restore the DCB_DCRDR when used */
  58. mem_ap_read_u32(swjdp, DCB_DCRDR, &dcrdr);
  59. swjdp->trans_mode = TRANS_MODE_COMPOSITE;
  60. /* mem_ap_write_u32(swjdp, DCB_DCRSR, regnum); */
  61. dap_setup_accessport(swjdp, CSW_32BIT | CSW_ADDRINC_OFF, DCB_DCRSR & 0xFFFFFFF0);
  62. dap_ap_write_reg_u32(swjdp, AP_REG_BD0 | (DCB_DCRSR & 0xC), regnum);
  63. /* mem_ap_read_u32(swjdp, DCB_DCRDR, value); */
  64. dap_setup_accessport(swjdp, CSW_32BIT | CSW_ADDRINC_OFF, DCB_DCRDR & 0xFFFFFFF0);
  65. dap_ap_read_reg_u32(swjdp, AP_REG_BD0 | (DCB_DCRDR & 0xC), value);
  66. retval = swjdp_transaction_endcheck(swjdp);
  67. /* restore DCB_DCRDR - this needs to be in a seperate
  68. * transaction otherwise the emulated DCC channel breaks */
  69. if (retval == ERROR_OK)
  70. retval = mem_ap_write_atomic_u32(swjdp, DCB_DCRDR, dcrdr);
  71. return retval;
  72. }
  73. static int cortexm3_dap_write_coreregister_u32(struct swjdp_common *swjdp,
  74. uint32_t value, int regnum)
  75. {
  76. int retval;
  77. uint32_t dcrdr;
  78. /* because the DCB_DCRDR is used for the emulated dcc channel
  79. * we have to save/restore the DCB_DCRDR when used */
  80. mem_ap_read_u32(swjdp, DCB_DCRDR, &dcrdr);
  81. swjdp->trans_mode = TRANS_MODE_COMPOSITE;
  82. /* mem_ap_write_u32(swjdp, DCB_DCRDR, core_regs[i]); */
  83. dap_setup_accessport(swjdp, CSW_32BIT | CSW_ADDRINC_OFF, DCB_DCRDR & 0xFFFFFFF0);
  84. dap_ap_write_reg_u32(swjdp, AP_REG_BD0 | (DCB_DCRDR & 0xC), value);
  85. /* mem_ap_write_u32(swjdp, DCB_DCRSR, i | DCRSR_WnR); */
  86. dap_setup_accessport(swjdp, CSW_32BIT | CSW_ADDRINC_OFF, DCB_DCRSR & 0xFFFFFFF0);
  87. dap_ap_write_reg_u32(swjdp, AP_REG_BD0 | (DCB_DCRSR & 0xC), regnum | DCRSR_WnR);
  88. retval = swjdp_transaction_endcheck(swjdp);
  89. /* restore DCB_DCRDR - this needs to be in a seperate
  90. * transaction otherwise the emulated DCC channel breaks */
  91. if (retval == ERROR_OK)
  92. retval = mem_ap_write_atomic_u32(swjdp, DCB_DCRDR, dcrdr);
  93. return retval;
  94. }
  95. static int cortex_m3_write_debug_halt_mask(target_t *target,
  96. uint32_t mask_on, uint32_t mask_off)
  97. {
  98. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  99. struct swjdp_common *swjdp = &cortex_m3->armv7m.swjdp_info;
  100. /* mask off status bits */
  101. cortex_m3->dcb_dhcsr &= ~((0xFFFF << 16) | mask_off);
  102. /* create new register mask */
  103. cortex_m3->dcb_dhcsr |= DBGKEY | C_DEBUGEN | mask_on;
  104. return mem_ap_write_atomic_u32(swjdp, DCB_DHCSR, cortex_m3->dcb_dhcsr);
  105. }
  106. static int cortex_m3_clear_halt(target_t *target)
  107. {
  108. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  109. struct swjdp_common *swjdp = &cortex_m3->armv7m.swjdp_info;
  110. /* clear step if any */
  111. cortex_m3_write_debug_halt_mask(target, C_HALT, C_STEP);
  112. /* Read Debug Fault Status Register */
  113. mem_ap_read_atomic_u32(swjdp, NVIC_DFSR, &cortex_m3->nvic_dfsr);
  114. /* Clear Debug Fault Status */
  115. mem_ap_write_atomic_u32(swjdp, NVIC_DFSR, cortex_m3->nvic_dfsr);
  116. LOG_DEBUG(" NVIC_DFSR 0x%" PRIx32 "", cortex_m3->nvic_dfsr);
  117. return ERROR_OK;
  118. }
  119. static int cortex_m3_single_step_core(target_t *target)
  120. {
  121. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  122. struct swjdp_common *swjdp = &cortex_m3->armv7m.swjdp_info;
  123. uint32_t dhcsr_save;
  124. /* backup dhcsr reg */
  125. dhcsr_save = cortex_m3->dcb_dhcsr;
  126. /* mask interrupts if not done already */
  127. if (!(cortex_m3->dcb_dhcsr & C_MASKINTS))
  128. mem_ap_write_atomic_u32(swjdp, DCB_DHCSR, DBGKEY | C_MASKINTS | C_HALT | C_DEBUGEN);
  129. mem_ap_write_atomic_u32(swjdp, DCB_DHCSR, DBGKEY | C_MASKINTS | C_STEP | C_DEBUGEN);
  130. LOG_DEBUG(" ");
  131. /* restore dhcsr reg */
  132. cortex_m3->dcb_dhcsr = dhcsr_save;
  133. cortex_m3_clear_halt(target);
  134. return ERROR_OK;
  135. }
  136. static int cortex_m3_endreset_event(target_t *target)
  137. {
  138. int i;
  139. uint32_t dcb_demcr;
  140. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  141. struct swjdp_common *swjdp = &cortex_m3->armv7m.swjdp_info;
  142. cortex_m3_fp_comparator_t *fp_list = cortex_m3->fp_comparator_list;
  143. cortex_m3_dwt_comparator_t *dwt_list = cortex_m3->dwt_comparator_list;
  144. mem_ap_read_atomic_u32(swjdp, DCB_DEMCR, &dcb_demcr);
  145. LOG_DEBUG("DCB_DEMCR = 0x%8.8" PRIx32 "",dcb_demcr);
  146. /* this regsiter is used for emulated dcc channel */
  147. mem_ap_write_u32(swjdp, DCB_DCRDR, 0);
  148. /* Enable debug requests */
  149. mem_ap_read_atomic_u32(swjdp, DCB_DHCSR, &cortex_m3->dcb_dhcsr);
  150. if (!(cortex_m3->dcb_dhcsr & C_DEBUGEN))
  151. mem_ap_write_u32(swjdp, DCB_DHCSR, DBGKEY | C_DEBUGEN);
  152. /* clear any interrupt masking */
  153. cortex_m3_write_debug_halt_mask(target, 0, C_MASKINTS);
  154. /* Enable trace and dwt */
  155. mem_ap_write_u32(swjdp, DCB_DEMCR, TRCENA | VC_HARDERR | VC_BUSERR);
  156. /* Monitor bus faults */
  157. mem_ap_write_u32(swjdp, NVIC_SHCSR, SHCSR_BUSFAULTENA);
  158. /* Enable FPB */
  159. target_write_u32(target, FP_CTRL, 3);
  160. cortex_m3->fpb_enabled = 1;
  161. /* Restore FPB registers */
  162. for (i = 0; i < cortex_m3->fp_num_code + cortex_m3->fp_num_lit; i++)
  163. {
  164. target_write_u32(target, fp_list[i].fpcr_address, fp_list[i].fpcr_value);
  165. }
  166. /* Restore DWT registers */
  167. for (i = 0; i < cortex_m3->dwt_num_comp; i++)
  168. {
  169. target_write_u32(target, dwt_list[i].dwt_comparator_address + 0,
  170. dwt_list[i].comp);
  171. target_write_u32(target, dwt_list[i].dwt_comparator_address + 4,
  172. dwt_list[i].mask);
  173. target_write_u32(target, dwt_list[i].dwt_comparator_address + 8,
  174. dwt_list[i].function);
  175. }
  176. swjdp_transaction_endcheck(swjdp);
  177. armv7m_invalidate_core_regs(target);
  178. /* make sure we have latest dhcsr flags */
  179. mem_ap_read_atomic_u32(swjdp, DCB_DHCSR, &cortex_m3->dcb_dhcsr);
  180. return ERROR_OK;
  181. }
  182. static int cortex_m3_examine_debug_reason(target_t *target)
  183. {
  184. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  185. /* THIS IS NOT GOOD, TODO - better logic for detection of debug state reason */
  186. /* only check the debug reason if we don't know it already */
  187. if ((target->debug_reason != DBG_REASON_DBGRQ)
  188. && (target->debug_reason != DBG_REASON_SINGLESTEP))
  189. {
  190. if (cortex_m3->nvic_dfsr & DFSR_BKPT)
  191. {
  192. target->debug_reason = DBG_REASON_BREAKPOINT;
  193. if (cortex_m3->nvic_dfsr & DFSR_DWTTRAP)
  194. target->debug_reason = DBG_REASON_WPTANDBKPT;
  195. }
  196. else if (cortex_m3->nvic_dfsr & DFSR_DWTTRAP)
  197. target->debug_reason = DBG_REASON_WATCHPOINT;
  198. else if (cortex_m3->nvic_dfsr & DFSR_VCATCH)
  199. target->debug_reason = DBG_REASON_BREAKPOINT;
  200. else /* EXTERNAL, HALTED */
  201. target->debug_reason = DBG_REASON_UNDEFINED;
  202. }
  203. return ERROR_OK;
  204. }
  205. static int cortex_m3_examine_exception_reason(target_t *target)
  206. {
  207. uint32_t shcsr, except_sr, cfsr = -1, except_ar = -1;
  208. struct armv7m_common *armv7m = target_to_armv7m(target);
  209. struct swjdp_common *swjdp = &armv7m->swjdp_info;
  210. mem_ap_read_u32(swjdp, NVIC_SHCSR, &shcsr);
  211. switch (armv7m->exception_number)
  212. {
  213. case 2: /* NMI */
  214. break;
  215. case 3: /* Hard Fault */
  216. mem_ap_read_atomic_u32(swjdp, NVIC_HFSR, &except_sr);
  217. if (except_sr & 0x40000000)
  218. {
  219. mem_ap_read_u32(swjdp, NVIC_CFSR, &cfsr);
  220. }
  221. break;
  222. case 4: /* Memory Management */
  223. mem_ap_read_u32(swjdp, NVIC_CFSR, &except_sr);
  224. mem_ap_read_u32(swjdp, NVIC_MMFAR, &except_ar);
  225. break;
  226. case 5: /* Bus Fault */
  227. mem_ap_read_u32(swjdp, NVIC_CFSR, &except_sr);
  228. mem_ap_read_u32(swjdp, NVIC_BFAR, &except_ar);
  229. break;
  230. case 6: /* Usage Fault */
  231. mem_ap_read_u32(swjdp, NVIC_CFSR, &except_sr);
  232. break;
  233. case 11: /* SVCall */
  234. break;
  235. case 12: /* Debug Monitor */
  236. mem_ap_read_u32(swjdp, NVIC_DFSR, &except_sr);
  237. break;
  238. case 14: /* PendSV */
  239. break;
  240. case 15: /* SysTick */
  241. break;
  242. default:
  243. except_sr = 0;
  244. break;
  245. }
  246. swjdp_transaction_endcheck(swjdp);
  247. LOG_DEBUG("%s SHCSR 0x%" PRIx32 ", SR 0x%" PRIx32 ", CFSR 0x%" PRIx32 ", AR 0x%" PRIx32 "", armv7m_exception_string(armv7m->exception_number), \
  248. shcsr, except_sr, cfsr, except_ar);
  249. return ERROR_OK;
  250. }
  251. static int cortex_m3_debug_entry(target_t *target)
  252. {
  253. int i;
  254. uint32_t xPSR;
  255. int retval;
  256. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  257. struct armv7m_common *armv7m = &cortex_m3->armv7m;
  258. struct swjdp_common *swjdp = &armv7m->swjdp_info;
  259. LOG_DEBUG(" ");
  260. cortex_m3_clear_halt(target);
  261. mem_ap_read_atomic_u32(swjdp, DCB_DHCSR, &cortex_m3->dcb_dhcsr);
  262. if ((retval = armv7m->examine_debug_reason(target)) != ERROR_OK)
  263. return retval;
  264. /* Examine target state and mode */
  265. /* First load register acessible through core debug port*/
  266. int num_regs = armv7m->core_cache->num_regs;
  267. for (i = 0; i < num_regs; i++)
  268. {
  269. if (!armv7m->core_cache->reg_list[i].valid)
  270. armv7m->read_core_reg(target, i);
  271. }
  272. xPSR = buf_get_u32(armv7m->core_cache->reg_list[ARMV7M_xPSR].value, 0, 32);
  273. #ifdef ARMV7_GDB_HACKS
  274. /* copy real xpsr reg for gdb, setting thumb bit */
  275. buf_set_u32(armv7m_gdb_dummy_cpsr_value, 0, 32, xPSR);
  276. buf_set_u32(armv7m_gdb_dummy_cpsr_value, 5, 1, 1);
  277. armv7m_gdb_dummy_cpsr_reg.valid = armv7m->core_cache->reg_list[ARMV7M_xPSR].valid;
  278. armv7m_gdb_dummy_cpsr_reg.dirty = armv7m->core_cache->reg_list[ARMV7M_xPSR].dirty;
  279. #endif
  280. /* For IT instructions xPSR must be reloaded on resume and clear on debug exec */
  281. if (xPSR & 0xf00)
  282. {
  283. armv7m->core_cache->reg_list[ARMV7M_xPSR].dirty = armv7m->core_cache->reg_list[ARMV7M_xPSR].valid;
  284. cortex_m3_store_core_reg_u32(target, ARMV7M_REGISTER_CORE_GP, 16, xPSR &~ 0xff);
  285. }
  286. /* Are we in an exception handler */
  287. if (xPSR & 0x1FF)
  288. {
  289. armv7m->core_mode = ARMV7M_MODE_HANDLER;
  290. armv7m->exception_number = (xPSR & 0x1FF);
  291. }
  292. else
  293. {
  294. armv7m->core_mode = buf_get_u32(armv7m->core_cache->reg_list[ARMV7M_CONTROL].value, 0, 1);
  295. armv7m->exception_number = 0;
  296. }
  297. if (armv7m->exception_number)
  298. {
  299. cortex_m3_examine_exception_reason(target);
  300. }
  301. LOG_DEBUG("entered debug state in core mode: %s at PC 0x%" PRIx32 ", target->state: %s",
  302. armv7m_mode_strings[armv7m->core_mode],
  303. *(uint32_t*)(armv7m->core_cache->reg_list[15].value),
  304. target_state_name(target));
  305. if (armv7m->post_debug_entry)
  306. armv7m->post_debug_entry(target);
  307. return ERROR_OK;
  308. }
  309. static int cortex_m3_poll(target_t *target)
  310. {
  311. int retval;
  312. enum target_state prev_target_state = target->state;
  313. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  314. struct swjdp_common *swjdp = &cortex_m3->armv7m.swjdp_info;
  315. /* Read from Debug Halting Control and Status Register */
  316. retval = mem_ap_read_atomic_u32(swjdp, DCB_DHCSR, &cortex_m3->dcb_dhcsr);
  317. if (retval != ERROR_OK)
  318. {
  319. target->state = TARGET_UNKNOWN;
  320. return retval;
  321. }
  322. if (cortex_m3->dcb_dhcsr & S_RESET_ST)
  323. {
  324. /* check if still in reset */
  325. mem_ap_read_atomic_u32(swjdp, DCB_DHCSR, &cortex_m3->dcb_dhcsr);
  326. if (cortex_m3->dcb_dhcsr & S_RESET_ST)
  327. {
  328. target->state = TARGET_RESET;
  329. return ERROR_OK;
  330. }
  331. }
  332. if (target->state == TARGET_RESET)
  333. {
  334. /* Cannot switch context while running so endreset is called with target->state == TARGET_RESET */
  335. LOG_DEBUG("Exit from reset with dcb_dhcsr 0x%" PRIx32 "", cortex_m3->dcb_dhcsr);
  336. cortex_m3_endreset_event(target);
  337. target->state = TARGET_RUNNING;
  338. prev_target_state = TARGET_RUNNING;
  339. }
  340. if (cortex_m3->dcb_dhcsr & S_HALT)
  341. {
  342. target->state = TARGET_HALTED;
  343. if ((prev_target_state == TARGET_RUNNING) || (prev_target_state == TARGET_RESET))
  344. {
  345. if ((retval = cortex_m3_debug_entry(target)) != ERROR_OK)
  346. return retval;
  347. target_call_event_callbacks(target, TARGET_EVENT_HALTED);
  348. }
  349. if (prev_target_state == TARGET_DEBUG_RUNNING)
  350. {
  351. LOG_DEBUG(" ");
  352. if ((retval = cortex_m3_debug_entry(target)) != ERROR_OK)
  353. return retval;
  354. target_call_event_callbacks(target, TARGET_EVENT_DEBUG_HALTED);
  355. }
  356. }
  357. /* REVISIT when S_SLEEP is set, it's in a Sleep or DeepSleep state.
  358. * How best to model low power modes?
  359. */
  360. if (target->state == TARGET_UNKNOWN)
  361. {
  362. /* check if processor is retiring instructions */
  363. if (cortex_m3->dcb_dhcsr & S_RETIRE_ST)
  364. {
  365. target->state = TARGET_RUNNING;
  366. return ERROR_OK;
  367. }
  368. }
  369. return ERROR_OK;
  370. }
  371. static int cortex_m3_halt(target_t *target)
  372. {
  373. LOG_DEBUG("target->state: %s",
  374. target_state_name(target));
  375. if (target->state == TARGET_HALTED)
  376. {
  377. LOG_DEBUG("target was already halted");
  378. return ERROR_OK;
  379. }
  380. if (target->state == TARGET_UNKNOWN)
  381. {
  382. LOG_WARNING("target was in unknown state when halt was requested");
  383. }
  384. if (target->state == TARGET_RESET)
  385. {
  386. if ((jtag_get_reset_config() & RESET_SRST_PULLS_TRST) && jtag_get_srst())
  387. {
  388. LOG_ERROR("can't request a halt while in reset if nSRST pulls nTRST");
  389. return ERROR_TARGET_FAILURE;
  390. }
  391. else
  392. {
  393. /* we came here in a reset_halt or reset_init sequence
  394. * debug entry was already prepared in cortex_m3_prepare_reset_halt()
  395. */
  396. target->debug_reason = DBG_REASON_DBGRQ;
  397. return ERROR_OK;
  398. }
  399. }
  400. /* Write to Debug Halting Control and Status Register */
  401. cortex_m3_write_debug_halt_mask(target, C_HALT, 0);
  402. target->debug_reason = DBG_REASON_DBGRQ;
  403. return ERROR_OK;
  404. }
  405. static int cortex_m3_soft_reset_halt(struct target_s *target)
  406. {
  407. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  408. struct swjdp_common *swjdp = &cortex_m3->armv7m.swjdp_info;
  409. uint32_t dcb_dhcsr = 0;
  410. int retval, timeout = 0;
  411. /* Enter debug state on reset, cf. end_reset_event() */
  412. mem_ap_write_u32(swjdp, DCB_DEMCR, TRCENA | VC_HARDERR | VC_BUSERR | VC_CORERESET);
  413. /* Request a reset */
  414. mem_ap_write_atomic_u32(swjdp, NVIC_AIRCR, AIRCR_VECTKEY | AIRCR_VECTRESET);
  415. target->state = TARGET_RESET;
  416. /* registers are now invalid */
  417. armv7m_invalidate_core_regs(target);
  418. while (timeout < 100)
  419. {
  420. retval = mem_ap_read_atomic_u32(swjdp, DCB_DHCSR, &dcb_dhcsr);
  421. if (retval == ERROR_OK)
  422. {
  423. mem_ap_read_atomic_u32(swjdp, NVIC_DFSR, &cortex_m3->nvic_dfsr);
  424. if ((dcb_dhcsr & S_HALT) && (cortex_m3->nvic_dfsr & DFSR_VCATCH))
  425. {
  426. LOG_DEBUG("system reset-halted, dcb_dhcsr 0x%" PRIx32 ", nvic_dfsr 0x%" PRIx32 "", dcb_dhcsr, cortex_m3->nvic_dfsr);
  427. cortex_m3_poll(target);
  428. return ERROR_OK;
  429. }
  430. else
  431. LOG_DEBUG("waiting for system reset-halt, dcb_dhcsr 0x%" PRIx32 ", %i ms", dcb_dhcsr, timeout);
  432. }
  433. timeout++;
  434. alive_sleep(1);
  435. }
  436. return ERROR_OK;
  437. }
  438. static void cortex_m3_enable_breakpoints(struct target_s *target)
  439. {
  440. struct breakpoint *breakpoint = target->breakpoints;
  441. /* set any pending breakpoints */
  442. while (breakpoint)
  443. {
  444. if (breakpoint->set == 0)
  445. cortex_m3_set_breakpoint(target, breakpoint);
  446. breakpoint = breakpoint->next;
  447. }
  448. }
  449. static int cortex_m3_resume(struct target_s *target, int current,
  450. uint32_t address, int handle_breakpoints, int debug_execution)
  451. {
  452. struct armv7m_common *armv7m = target_to_armv7m(target);
  453. struct breakpoint *breakpoint = NULL;
  454. uint32_t resume_pc;
  455. if (target->state != TARGET_HALTED)
  456. {
  457. LOG_WARNING("target not halted");
  458. return ERROR_TARGET_NOT_HALTED;
  459. }
  460. if (!debug_execution)
  461. {
  462. target_free_all_working_areas(target);
  463. cortex_m3_enable_breakpoints(target);
  464. cortex_m3_enable_watchpoints(target);
  465. }
  466. if (debug_execution)
  467. {
  468. /* Disable interrupts */
  469. /* We disable interrupts in the PRIMASK register instead of masking with C_MASKINTS,
  470. * This is probably the same issue as Cortex-M3 Errata 377493:
  471. * C_MASKINTS in parallel with disabled interrupts can cause local faults to not be taken. */
  472. buf_set_u32(armv7m->core_cache->reg_list[ARMV7M_PRIMASK].value, 0, 32, 1);
  473. armv7m->core_cache->reg_list[ARMV7M_PRIMASK].dirty = 1;
  474. armv7m->core_cache->reg_list[ARMV7M_PRIMASK].valid = 1;
  475. /* Make sure we are in Thumb mode */
  476. buf_set_u32(armv7m->core_cache->reg_list[ARMV7M_xPSR].value, 0, 32,
  477. buf_get_u32(armv7m->core_cache->reg_list[ARMV7M_xPSR].value, 0, 32) | (1 << 24));
  478. armv7m->core_cache->reg_list[ARMV7M_xPSR].dirty = 1;
  479. armv7m->core_cache->reg_list[ARMV7M_xPSR].valid = 1;
  480. }
  481. /* current = 1: continue on current pc, otherwise continue at <address> */
  482. if (!current)
  483. {
  484. buf_set_u32(armv7m->core_cache->reg_list[15].value, 0, 32, address);
  485. armv7m->core_cache->reg_list[15].dirty = 1;
  486. armv7m->core_cache->reg_list[15].valid = 1;
  487. }
  488. resume_pc = buf_get_u32(armv7m->core_cache->reg_list[15].value, 0, 32);
  489. armv7m_restore_context(target);
  490. /* the front-end may request us not to handle breakpoints */
  491. if (handle_breakpoints)
  492. {
  493. /* Single step past breakpoint at current address */
  494. if ((breakpoint = breakpoint_find(target, resume_pc)))
  495. {
  496. LOG_DEBUG("unset breakpoint at 0x%8.8" PRIx32 " (ID: %d)",
  497. breakpoint->address,
  498. breakpoint->unique_id);
  499. cortex_m3_unset_breakpoint(target, breakpoint);
  500. cortex_m3_single_step_core(target);
  501. cortex_m3_set_breakpoint(target, breakpoint);
  502. }
  503. }
  504. /* Restart core */
  505. cortex_m3_write_debug_halt_mask(target, 0, C_HALT);
  506. target->debug_reason = DBG_REASON_NOTHALTED;
  507. /* registers are now invalid */
  508. armv7m_invalidate_core_regs(target);
  509. if (!debug_execution)
  510. {
  511. target->state = TARGET_RUNNING;
  512. target_call_event_callbacks(target, TARGET_EVENT_RESUMED);
  513. LOG_DEBUG("target resumed at 0x%" PRIx32 "", resume_pc);
  514. }
  515. else
  516. {
  517. target->state = TARGET_DEBUG_RUNNING;
  518. target_call_event_callbacks(target, TARGET_EVENT_DEBUG_RESUMED);
  519. LOG_DEBUG("target debug resumed at 0x%" PRIx32 "", resume_pc);
  520. }
  521. return ERROR_OK;
  522. }
  523. /* int irqstepcount = 0; */
  524. static int cortex_m3_step(struct target_s *target, int current,
  525. uint32_t address, int handle_breakpoints)
  526. {
  527. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  528. struct armv7m_common *armv7m = &cortex_m3->armv7m;
  529. struct swjdp_common *swjdp = &armv7m->swjdp_info;
  530. struct breakpoint *breakpoint = NULL;
  531. if (target->state != TARGET_HALTED)
  532. {
  533. LOG_WARNING("target not halted");
  534. return ERROR_TARGET_NOT_HALTED;
  535. }
  536. /* current = 1: continue on current pc, otherwise continue at <address> */
  537. if (!current)
  538. buf_set_u32(cortex_m3->armv7m.core_cache->reg_list[15].value,
  539. 0, 32, address);
  540. /* the front-end may request us not to handle breakpoints */
  541. if (handle_breakpoints) {
  542. breakpoint = breakpoint_find(target, buf_get_u32(armv7m
  543. ->core_cache->reg_list[15].value, 0, 32));
  544. if (breakpoint)
  545. cortex_m3_unset_breakpoint(target, breakpoint);
  546. }
  547. target->debug_reason = DBG_REASON_SINGLESTEP;
  548. armv7m_restore_context(target);
  549. target_call_event_callbacks(target, TARGET_EVENT_RESUMED);
  550. /* set step and clear halt */
  551. cortex_m3_write_debug_halt_mask(target, C_STEP, C_HALT);
  552. mem_ap_read_atomic_u32(swjdp, DCB_DHCSR, &cortex_m3->dcb_dhcsr);
  553. /* registers are now invalid */
  554. armv7m_invalidate_core_regs(target);
  555. if (breakpoint)
  556. cortex_m3_set_breakpoint(target, breakpoint);
  557. LOG_DEBUG("target stepped dcb_dhcsr = 0x%" PRIx32 " nvic_icsr = 0x%" PRIx32 "", cortex_m3->dcb_dhcsr, cortex_m3->nvic_icsr);
  558. cortex_m3_debug_entry(target);
  559. target_call_event_callbacks(target, TARGET_EVENT_HALTED);
  560. LOG_DEBUG("target stepped dcb_dhcsr = 0x%" PRIx32 " nvic_icsr = 0x%" PRIx32 "", cortex_m3->dcb_dhcsr, cortex_m3->nvic_icsr);
  561. return ERROR_OK;
  562. }
  563. static int cortex_m3_assert_reset(target_t *target)
  564. {
  565. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  566. struct swjdp_common *swjdp = &cortex_m3->armv7m.swjdp_info;
  567. int assert_srst = 1;
  568. LOG_DEBUG("target->state: %s",
  569. target_state_name(target));
  570. enum reset_types jtag_reset_config = jtag_get_reset_config();
  571. /*
  572. * We can reset Cortex-M3 targets using just the NVIC without
  573. * requiring SRST, getting a SoC reset (or a core-only reset)
  574. * instead of a system reset.
  575. */
  576. if (!(jtag_reset_config & RESET_HAS_SRST))
  577. assert_srst = 0;
  578. /* Enable debug requests */
  579. mem_ap_read_atomic_u32(swjdp, DCB_DHCSR, &cortex_m3->dcb_dhcsr);
  580. if (!(cortex_m3->dcb_dhcsr & C_DEBUGEN))
  581. mem_ap_write_u32(swjdp, DCB_DHCSR, DBGKEY | C_DEBUGEN);
  582. mem_ap_write_u32(swjdp, DCB_DCRDR, 0);
  583. if (!target->reset_halt)
  584. {
  585. /* Set/Clear C_MASKINTS in a separate operation */
  586. if (cortex_m3->dcb_dhcsr & C_MASKINTS)
  587. mem_ap_write_atomic_u32(swjdp, DCB_DHCSR, DBGKEY | C_DEBUGEN | C_HALT);
  588. /* clear any debug flags before resuming */
  589. cortex_m3_clear_halt(target);
  590. /* clear C_HALT in dhcsr reg */
  591. cortex_m3_write_debug_halt_mask(target, 0, C_HALT);
  592. /* Enter debug state on reset, cf. end_reset_event() */
  593. mem_ap_write_u32(swjdp, DCB_DEMCR, TRCENA | VC_HARDERR | VC_BUSERR);
  594. }
  595. else
  596. {
  597. /* Enter debug state on reset, cf. end_reset_event() */
  598. mem_ap_write_atomic_u32(swjdp, DCB_DEMCR, TRCENA | VC_HARDERR | VC_BUSERR | VC_CORERESET);
  599. }
  600. /*
  601. * When nRST is asserted on most Stellaris devices, it clears some of
  602. * the debug state. The ARMv7M and Cortex-M3 TRMs say that's wrong;
  603. * and OpenOCD depends on those TRMs. So we won't use SRST on those
  604. * chips. (Only power-on reset should affect debug state, beyond a
  605. * few specified bits; not the chip's nRST input, wired to SRST.)
  606. *
  607. * REVISIT current errata specs don't seem to cover this issue.
  608. * Do we have more details than this email?
  609. * https://lists.berlios.de/pipermail
  610. * /openocd-development/2008-August/003065.html
  611. */
  612. if (strcmp(target->variant, "lm3s") == 0)
  613. {
  614. /* Check for silicon revisions with the issue. */
  615. uint32_t did0;
  616. if (target_read_u32(target, 0x400fe000, &did0) == ERROR_OK)
  617. {
  618. switch ((did0 >> 16) & 0xff)
  619. {
  620. case 0:
  621. /* all Sandstorm suffer issue */
  622. assert_srst = 0;
  623. break;
  624. case 1:
  625. case 3:
  626. /* Fury and DustDevil rev A have
  627. * this nRST problem. It should
  628. * be fixed in rev B silicon.
  629. */
  630. if (((did0 >> 8) & 0xff) == 0)
  631. assert_srst = 0;
  632. break;
  633. case 4:
  634. /* Tempest should be fine. */
  635. break;
  636. }
  637. }
  638. }
  639. if (assert_srst)
  640. {
  641. /* default to asserting srst */
  642. if (jtag_reset_config & RESET_SRST_PULLS_TRST)
  643. {
  644. jtag_add_reset(1, 1);
  645. }
  646. else
  647. {
  648. jtag_add_reset(0, 1);
  649. }
  650. }
  651. else
  652. {
  653. /* Use a standard Cortex-M3 software reset mechanism.
  654. * SYSRESETREQ will reset SoC peripherals outside the
  655. * core, like watchdog timers, if the SoC wires it up
  656. * correctly. Else VECRESET can reset just the core.
  657. */
  658. mem_ap_write_atomic_u32(swjdp, NVIC_AIRCR,
  659. AIRCR_VECTKEY | AIRCR_SYSRESETREQ);
  660. LOG_DEBUG("Using Cortex-M3 SYSRESETREQ");
  661. {
  662. /* I do not know why this is necessary, but it
  663. * fixes strange effects (step/resume cause NMI
  664. * after reset) on LM3S6918 -- Michael Schwingen
  665. */
  666. uint32_t tmp;
  667. mem_ap_read_atomic_u32(swjdp, NVIC_AIRCR, &tmp);
  668. }
  669. }
  670. target->state = TARGET_RESET;
  671. jtag_add_sleep(50000);
  672. armv7m_invalidate_core_regs(target);
  673. if (target->reset_halt)
  674. {
  675. int retval;
  676. if ((retval = target_halt(target)) != ERROR_OK)
  677. return retval;
  678. }
  679. return ERROR_OK;
  680. }
  681. static int cortex_m3_deassert_reset(target_t *target)
  682. {
  683. LOG_DEBUG("target->state: %s",
  684. target_state_name(target));
  685. /* deassert reset lines */
  686. jtag_add_reset(0, 0);
  687. return ERROR_OK;
  688. }
  689. static int
  690. cortex_m3_set_breakpoint(struct target_s *target, struct breakpoint *breakpoint)
  691. {
  692. int retval;
  693. int fp_num = 0;
  694. uint32_t hilo;
  695. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  696. cortex_m3_fp_comparator_t *comparator_list = cortex_m3->fp_comparator_list;
  697. if (breakpoint->set)
  698. {
  699. LOG_WARNING("breakpoint (BPID: %d) already set", breakpoint->unique_id);
  700. return ERROR_OK;
  701. }
  702. if (cortex_m3->auto_bp_type)
  703. {
  704. breakpoint->type = (breakpoint->address < 0x20000000) ? BKPT_HARD : BKPT_SOFT;
  705. }
  706. if (breakpoint->type == BKPT_HARD)
  707. {
  708. while (comparator_list[fp_num].used && (fp_num < cortex_m3->fp_num_code))
  709. fp_num++;
  710. if (fp_num >= cortex_m3->fp_num_code)
  711. {
  712. LOG_DEBUG("ERROR Can not find free FP Comparator");
  713. LOG_WARNING("ERROR Can not find free FP Comparator");
  714. exit(-1);
  715. }
  716. breakpoint->set = fp_num + 1;
  717. hilo = (breakpoint->address & 0x2) ? FPCR_REPLACE_BKPT_HIGH : FPCR_REPLACE_BKPT_LOW;
  718. comparator_list[fp_num].used = 1;
  719. comparator_list[fp_num].fpcr_value = (breakpoint->address & 0x1FFFFFFC) | hilo | 1;
  720. target_write_u32(target, comparator_list[fp_num].fpcr_address, comparator_list[fp_num].fpcr_value);
  721. LOG_DEBUG("fpc_num %i fpcr_value 0x%" PRIx32 "", fp_num, comparator_list[fp_num].fpcr_value);
  722. if (!cortex_m3->fpb_enabled)
  723. {
  724. LOG_DEBUG("FPB wasn't enabled, do it now");
  725. target_write_u32(target, FP_CTRL, 3);
  726. }
  727. }
  728. else if (breakpoint->type == BKPT_SOFT)
  729. {
  730. uint8_t code[4];
  731. buf_set_u32(code, 0, 32, ARMV7M_T_BKPT(0x11));
  732. if ((retval = target_read_memory(target, breakpoint->address & 0xFFFFFFFE, breakpoint->length, 1, breakpoint->orig_instr)) != ERROR_OK)
  733. {
  734. return retval;
  735. }
  736. if ((retval = target_write_memory(target, breakpoint->address & 0xFFFFFFFE, breakpoint->length, 1, code)) != ERROR_OK)
  737. {
  738. return retval;
  739. }
  740. breakpoint->set = 0x11; /* Any nice value but 0 */
  741. }
  742. LOG_DEBUG("BPID: %d, Type: %d, Address: 0x%08" PRIx32 " Length: %d (set=%d)",
  743. breakpoint->unique_id,
  744. (int)(breakpoint->type),
  745. breakpoint->address,
  746. breakpoint->length,
  747. breakpoint->set);
  748. return ERROR_OK;
  749. }
  750. static int
  751. cortex_m3_unset_breakpoint(struct target_s *target, struct breakpoint *breakpoint)
  752. {
  753. int retval;
  754. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  755. cortex_m3_fp_comparator_t * comparator_list = cortex_m3->fp_comparator_list;
  756. if (!breakpoint->set)
  757. {
  758. LOG_WARNING("breakpoint not set");
  759. return ERROR_OK;
  760. }
  761. LOG_DEBUG("BPID: %d, Type: %d, Address: 0x%08" PRIx32 " Length: %d (set=%d)",
  762. breakpoint->unique_id,
  763. (int)(breakpoint->type),
  764. breakpoint->address,
  765. breakpoint->length,
  766. breakpoint->set);
  767. if (breakpoint->type == BKPT_HARD)
  768. {
  769. int fp_num = breakpoint->set - 1;
  770. if ((fp_num < 0) || (fp_num >= cortex_m3->fp_num_code))
  771. {
  772. LOG_DEBUG("Invalid FP Comparator number in breakpoint");
  773. return ERROR_OK;
  774. }
  775. comparator_list[fp_num].used = 0;
  776. comparator_list[fp_num].fpcr_value = 0;
  777. target_write_u32(target, comparator_list[fp_num].fpcr_address, comparator_list[fp_num].fpcr_value);
  778. }
  779. else
  780. {
  781. /* restore original instruction (kept in target endianness) */
  782. if (breakpoint->length == 4)
  783. {
  784. if ((retval = target_write_memory(target, breakpoint->address & 0xFFFFFFFE, 4, 1, breakpoint->orig_instr)) != ERROR_OK)
  785. {
  786. return retval;
  787. }
  788. }
  789. else
  790. {
  791. if ((retval = target_write_memory(target, breakpoint->address & 0xFFFFFFFE, 2, 1, breakpoint->orig_instr)) != ERROR_OK)
  792. {
  793. return retval;
  794. }
  795. }
  796. }
  797. breakpoint->set = 0;
  798. return ERROR_OK;
  799. }
  800. static int
  801. cortex_m3_add_breakpoint(struct target_s *target, struct breakpoint *breakpoint)
  802. {
  803. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  804. if (cortex_m3->auto_bp_type)
  805. {
  806. breakpoint->type = (breakpoint->address < 0x20000000) ? BKPT_HARD : BKPT_SOFT;
  807. #ifdef ARMV7_GDB_HACKS
  808. if (breakpoint->length != 2) {
  809. /* XXX Hack: Replace all breakpoints with length != 2 with
  810. * a hardware breakpoint. */
  811. breakpoint->type = BKPT_HARD;
  812. breakpoint->length = 2;
  813. }
  814. #endif
  815. }
  816. if ((breakpoint->type == BKPT_HARD) && (breakpoint->address >= 0x20000000))
  817. {
  818. LOG_INFO("flash patch comparator requested outside code memory region");
  819. return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
  820. }
  821. if ((breakpoint->type == BKPT_SOFT) && (breakpoint->address < 0x20000000))
  822. {
  823. LOG_INFO("soft breakpoint requested in code (flash) memory region");
  824. return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
  825. }
  826. if ((breakpoint->type == BKPT_HARD) && (cortex_m3->fp_code_available < 1))
  827. {
  828. LOG_INFO("no flash patch comparator unit available for hardware breakpoint");
  829. return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
  830. }
  831. if ((breakpoint->length != 2))
  832. {
  833. LOG_INFO("only breakpoints of two bytes length supported");
  834. return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
  835. }
  836. if (breakpoint->type == BKPT_HARD)
  837. cortex_m3->fp_code_available--;
  838. cortex_m3_set_breakpoint(target, breakpoint);
  839. return ERROR_OK;
  840. }
  841. static int
  842. cortex_m3_remove_breakpoint(struct target_s *target, struct breakpoint *breakpoint)
  843. {
  844. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  845. /* REVISIT why check? FBP can be updated with core running ... */
  846. if (target->state != TARGET_HALTED)
  847. {
  848. LOG_WARNING("target not halted");
  849. return ERROR_TARGET_NOT_HALTED;
  850. }
  851. if (cortex_m3->auto_bp_type)
  852. {
  853. breakpoint->type = (breakpoint->address < 0x20000000) ? BKPT_HARD : BKPT_SOFT;
  854. }
  855. if (breakpoint->set)
  856. {
  857. cortex_m3_unset_breakpoint(target, breakpoint);
  858. }
  859. if (breakpoint->type == BKPT_HARD)
  860. cortex_m3->fp_code_available++;
  861. return ERROR_OK;
  862. }
  863. static int
  864. cortex_m3_set_watchpoint(struct target_s *target, struct watchpoint *watchpoint)
  865. {
  866. int dwt_num = 0;
  867. uint32_t mask, temp;
  868. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  869. /* watchpoint params were validated earlier */
  870. mask = 0;
  871. temp = watchpoint->length;
  872. while (temp) {
  873. temp >>= 1;
  874. mask++;
  875. }
  876. mask--;
  877. /* REVISIT Don't fully trust these "not used" records ... users
  878. * may set up breakpoints by hand, e.g. dual-address data value
  879. * watchpoint using comparator #1; comparator #0 matching cycle
  880. * count; send data trace info through ITM and TPIU; etc
  881. */
  882. cortex_m3_dwt_comparator_t *comparator;
  883. for (comparator = cortex_m3->dwt_comparator_list;
  884. comparator->used && dwt_num < cortex_m3->dwt_num_comp;
  885. comparator++, dwt_num++)
  886. continue;
  887. if (dwt_num >= cortex_m3->dwt_num_comp)
  888. {
  889. LOG_ERROR("Can not find free DWT Comparator");
  890. return ERROR_FAIL;
  891. }
  892. comparator->used = 1;
  893. watchpoint->set = dwt_num + 1;
  894. comparator->comp = watchpoint->address;
  895. target_write_u32(target, comparator->dwt_comparator_address + 0,
  896. comparator->comp);
  897. comparator->mask = mask;
  898. target_write_u32(target, comparator->dwt_comparator_address + 4,
  899. comparator->mask);
  900. switch (watchpoint->rw) {
  901. case WPT_READ:
  902. comparator->function = 5;
  903. break;
  904. case WPT_WRITE:
  905. comparator->function = 6;
  906. break;
  907. case WPT_ACCESS:
  908. comparator->function = 7;
  909. break;
  910. }
  911. target_write_u32(target, comparator->dwt_comparator_address + 8,
  912. comparator->function);
  913. LOG_DEBUG("Watchpoint (ID %d) DWT%d 0x%08x 0x%x 0x%05x",
  914. watchpoint->unique_id, dwt_num,
  915. (unsigned) comparator->comp,
  916. (unsigned) comparator->mask,
  917. (unsigned) comparator->function);
  918. return ERROR_OK;
  919. }
  920. static int
  921. cortex_m3_unset_watchpoint(struct target_s *target, struct watchpoint *watchpoint)
  922. {
  923. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  924. cortex_m3_dwt_comparator_t *comparator;
  925. int dwt_num;
  926. if (!watchpoint->set)
  927. {
  928. LOG_WARNING("watchpoint (wpid: %d) not set",
  929. watchpoint->unique_id);
  930. return ERROR_OK;
  931. }
  932. dwt_num = watchpoint->set - 1;
  933. LOG_DEBUG("Watchpoint (ID %d) DWT%d address: 0x%08x clear",
  934. watchpoint->unique_id, dwt_num,
  935. (unsigned) watchpoint->address);
  936. if ((dwt_num < 0) || (dwt_num >= cortex_m3->dwt_num_comp))
  937. {
  938. LOG_DEBUG("Invalid DWT Comparator number in watchpoint");
  939. return ERROR_OK;
  940. }
  941. comparator = cortex_m3->dwt_comparator_list + dwt_num;
  942. comparator->used = 0;
  943. comparator->function = 0;
  944. target_write_u32(target, comparator->dwt_comparator_address + 8,
  945. comparator->function);
  946. watchpoint->set = 0;
  947. return ERROR_OK;
  948. }
  949. static int
  950. cortex_m3_add_watchpoint(struct target_s *target, struct watchpoint *watchpoint)
  951. {
  952. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  953. /* REVISIT why check? DWT can be updated with core running ... */
  954. if (target->state != TARGET_HALTED)
  955. {
  956. LOG_WARNING("target not halted");
  957. return ERROR_TARGET_NOT_HALTED;
  958. }
  959. if (cortex_m3->dwt_comp_available < 1)
  960. {
  961. LOG_DEBUG("no comparators?");
  962. return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
  963. }
  964. /* hardware doesn't support data value masking */
  965. if (watchpoint->mask != ~(uint32_t)0) {
  966. LOG_DEBUG("watchpoint value masks not supported");
  967. return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
  968. }
  969. /* hardware allows address masks of up to 32K */
  970. unsigned mask;
  971. for (mask = 0; mask < 16; mask++) {
  972. if ((1u << mask) == watchpoint->length)
  973. break;
  974. }
  975. if (mask == 16) {
  976. LOG_DEBUG("unsupported watchpoint length");
  977. return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
  978. }
  979. if (watchpoint->address & ((1 << mask) - 1)) {
  980. LOG_DEBUG("watchpoint address is unaligned");
  981. return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
  982. }
  983. /* Caller doesn't seem to be able to describe watching for data
  984. * values of zero; that flags "no value".
  985. *
  986. * REVISIT This DWT may well be able to watch for specific data
  987. * values. Requires comparator #1 to set DATAVMATCH and match
  988. * the data, and another comparator (DATAVADDR0) matching addr.
  989. */
  990. if (watchpoint->value) {
  991. LOG_DEBUG("data value watchpoint not YET supported");
  992. return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
  993. }
  994. cortex_m3->dwt_comp_available--;
  995. LOG_DEBUG("dwt_comp_available: %d", cortex_m3->dwt_comp_available);
  996. return ERROR_OK;
  997. }
  998. static int
  999. cortex_m3_remove_watchpoint(struct target_s *target, struct watchpoint *watchpoint)
  1000. {
  1001. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  1002. /* REVISIT why check? DWT can be updated with core running ... */
  1003. if (target->state != TARGET_HALTED)
  1004. {
  1005. LOG_WARNING("target not halted");
  1006. return ERROR_TARGET_NOT_HALTED;
  1007. }
  1008. if (watchpoint->set)
  1009. {
  1010. cortex_m3_unset_watchpoint(target, watchpoint);
  1011. }
  1012. cortex_m3->dwt_comp_available++;
  1013. LOG_DEBUG("dwt_comp_available: %d", cortex_m3->dwt_comp_available);
  1014. return ERROR_OK;
  1015. }
  1016. static void cortex_m3_enable_watchpoints(struct target_s *target)
  1017. {
  1018. struct watchpoint *watchpoint = target->watchpoints;
  1019. /* set any pending watchpoints */
  1020. while (watchpoint)
  1021. {
  1022. if (watchpoint->set == 0)
  1023. cortex_m3_set_watchpoint(target, watchpoint);
  1024. watchpoint = watchpoint->next;
  1025. }
  1026. }
  1027. static int cortex_m3_load_core_reg_u32(struct target_s *target,
  1028. enum armv7m_regtype type, uint32_t num, uint32_t * value)
  1029. {
  1030. int retval;
  1031. struct armv7m_common *armv7m = target_to_armv7m(target);
  1032. struct swjdp_common *swjdp = &armv7m->swjdp_info;
  1033. /* NOTE: we "know" here that the register identifiers used
  1034. * in the v7m header match the Cortex-M3 Debug Core Register
  1035. * Selector values for R0..R15, xPSR, MSP, and PSP.
  1036. */
  1037. switch (num) {
  1038. case 0 ... 18:
  1039. /* read a normal core register */
  1040. retval = cortexm3_dap_read_coreregister_u32(swjdp, value, num);
  1041. if (retval != ERROR_OK)
  1042. {
  1043. LOG_ERROR("JTAG failure %i",retval);
  1044. return ERROR_JTAG_DEVICE_ERROR;
  1045. }
  1046. LOG_DEBUG("load from core reg %i value 0x%" PRIx32 "",(int)num,*value);
  1047. break;
  1048. case ARMV7M_PRIMASK:
  1049. case ARMV7M_BASEPRI:
  1050. case ARMV7M_FAULTMASK:
  1051. case ARMV7M_CONTROL:
  1052. /* Cortex-M3 packages these four registers as bitfields
  1053. * in one Debug Core register. So say r0 and r2 docs;
  1054. * it was removed from r1 docs, but still works.
  1055. */
  1056. cortexm3_dap_read_coreregister_u32(swjdp, value, 20);
  1057. switch (num)
  1058. {
  1059. case ARMV7M_PRIMASK:
  1060. *value = buf_get_u32((uint8_t*)value, 0, 1);
  1061. break;
  1062. case ARMV7M_BASEPRI:
  1063. *value = buf_get_u32((uint8_t*)value, 8, 8);
  1064. break;
  1065. case ARMV7M_FAULTMASK:
  1066. *value = buf_get_u32((uint8_t*)value, 16, 1);
  1067. break;
  1068. case ARMV7M_CONTROL:
  1069. *value = buf_get_u32((uint8_t*)value, 24, 2);
  1070. break;
  1071. }
  1072. LOG_DEBUG("load from special reg %i value 0x%" PRIx32 "", (int)num, *value);
  1073. break;
  1074. default:
  1075. return ERROR_INVALID_ARGUMENTS;
  1076. }
  1077. return ERROR_OK;
  1078. }
  1079. static int cortex_m3_store_core_reg_u32(struct target_s *target,
  1080. enum armv7m_regtype type, uint32_t num, uint32_t value)
  1081. {
  1082. int retval;
  1083. uint32_t reg;
  1084. struct armv7m_common *armv7m = target_to_armv7m(target);
  1085. struct swjdp_common *swjdp = &armv7m->swjdp_info;
  1086. #ifdef ARMV7_GDB_HACKS
  1087. /* If the LR register is being modified, make sure it will put us
  1088. * in "thumb" mode, or an INVSTATE exception will occur. This is a
  1089. * hack to deal with the fact that gdb will sometimes "forge"
  1090. * return addresses, and doesn't set the LSB correctly (i.e., when
  1091. * printing expressions containing function calls, it sets LR = 0.)
  1092. * Valid exception return codes have bit 0 set too.
  1093. */
  1094. if (num == ARMV7M_R14)
  1095. value |= 0x01;
  1096. #endif
  1097. /* NOTE: we "know" here that the register identifiers used
  1098. * in the v7m header match the Cortex-M3 Debug Core Register
  1099. * Selector values for R0..R15, xPSR, MSP, and PSP.
  1100. */
  1101. switch (num) {
  1102. case 0 ... 18:
  1103. retval = cortexm3_dap_write_coreregister_u32(swjdp, value, num);
  1104. if (retval != ERROR_OK)
  1105. {
  1106. LOG_ERROR("JTAG failure %i", retval);
  1107. armv7m->core_cache->reg_list[num].dirty = armv7m->core_cache->reg_list[num].valid;
  1108. return ERROR_JTAG_DEVICE_ERROR;
  1109. }
  1110. LOG_DEBUG("write core reg %i value 0x%" PRIx32 "", (int)num, value);
  1111. break;
  1112. case ARMV7M_PRIMASK:
  1113. case ARMV7M_BASEPRI:
  1114. case ARMV7M_FAULTMASK:
  1115. case ARMV7M_CONTROL:
  1116. /* Cortex-M3 packages these four registers as bitfields
  1117. * in one Debug Core register. So say r0 and r2 docs;
  1118. * it was removed from r1 docs, but still works.
  1119. */
  1120. cortexm3_dap_read_coreregister_u32(swjdp, &reg, 20);
  1121. switch (num)
  1122. {
  1123. case ARMV7M_PRIMASK:
  1124. buf_set_u32((uint8_t*)&reg, 0, 1, value);
  1125. break;
  1126. case ARMV7M_BASEPRI:
  1127. buf_set_u32((uint8_t*)&reg, 8, 8, value);
  1128. break;
  1129. case ARMV7M_FAULTMASK:
  1130. buf_set_u32((uint8_t*)&reg, 16, 1, value);
  1131. break;
  1132. case ARMV7M_CONTROL:
  1133. buf_set_u32((uint8_t*)&reg, 24, 2, value);
  1134. break;
  1135. }
  1136. cortexm3_dap_write_coreregister_u32(swjdp, reg, 20);
  1137. LOG_DEBUG("write special reg %i value 0x%" PRIx32 " ", (int)num, value);
  1138. break;
  1139. default:
  1140. return ERROR_INVALID_ARGUMENTS;
  1141. }
  1142. return ERROR_OK;
  1143. }
  1144. static int cortex_m3_read_memory(struct target_s *target, uint32_t address,
  1145. uint32_t size, uint32_t count, uint8_t *buffer)
  1146. {
  1147. struct armv7m_common *armv7m = target_to_armv7m(target);
  1148. struct swjdp_common *swjdp = &armv7m->swjdp_info;
  1149. int retval;
  1150. /* sanitize arguments */
  1151. if (((size != 4) && (size != 2) && (size != 1)) || (count == 0) || !(buffer))
  1152. return ERROR_INVALID_ARGUMENTS;
  1153. /* cortex_m3 handles unaligned memory access */
  1154. switch (size)
  1155. {
  1156. case 4:
  1157. retval = mem_ap_read_buf_u32(swjdp, buffer, 4 * count, address);
  1158. break;
  1159. case 2:
  1160. retval = mem_ap_read_buf_u16(swjdp, buffer, 2 * count, address);
  1161. break;
  1162. case 1:
  1163. retval = mem_ap_read_buf_u8(swjdp, buffer, count, address);
  1164. break;
  1165. default:
  1166. LOG_ERROR("BUG: we shouldn't get here");
  1167. exit(-1);
  1168. }
  1169. return retval;
  1170. }
  1171. static int cortex_m3_write_memory(struct target_s *target, uint32_t address,
  1172. uint32_t size, uint32_t count, uint8_t *buffer)
  1173. {
  1174. struct armv7m_common *armv7m = target_to_armv7m(target);
  1175. struct swjdp_common *swjdp = &armv7m->swjdp_info;
  1176. int retval;
  1177. /* sanitize arguments */
  1178. if (((size != 4) && (size != 2) && (size != 1)) || (count == 0) || !(buffer))
  1179. return ERROR_INVALID_ARGUMENTS;
  1180. switch (size)
  1181. {
  1182. case 4:
  1183. retval = mem_ap_write_buf_u32(swjdp, buffer, 4 * count, address);
  1184. break;
  1185. case 2:
  1186. retval = mem_ap_write_buf_u16(swjdp, buffer, 2 * count, address);
  1187. break;
  1188. case 1:
  1189. retval = mem_ap_write_buf_u8(swjdp, buffer, count, address);
  1190. break;
  1191. default:
  1192. LOG_ERROR("BUG: we shouldn't get here");
  1193. exit(-1);
  1194. }
  1195. return retval;
  1196. }
  1197. static int cortex_m3_bulk_write_memory(target_t *target, uint32_t address,
  1198. uint32_t count, uint8_t *buffer)
  1199. {
  1200. return cortex_m3_write_memory(target, address, 4, count, buffer);
  1201. }
  1202. static int cortex_m3_init_target(struct command_context_s *cmd_ctx,
  1203. struct target_s *target)
  1204. {
  1205. armv7m_build_reg_cache(target);
  1206. return ERROR_OK;
  1207. }
  1208. /* REVISIT cache valid/dirty bits are unmaintained. We could set "valid"
  1209. * on r/w if the core is not running, and clear on resume or reset ... or
  1210. * at least, in a post_restore_context() method.
  1211. */
  1212. struct dwt_reg_state {
  1213. struct target_s *target;
  1214. uint32_t addr;
  1215. uint32_t value; /* scratch/cache */
  1216. };
  1217. static int cortex_m3_dwt_get_reg(struct reg_s *reg)
  1218. {
  1219. struct dwt_reg_state *state = reg->arch_info;
  1220. return target_read_u32(state->target, state->addr, &state->value);
  1221. }
  1222. static int cortex_m3_dwt_set_reg(struct reg_s *reg, uint8_t *buf)
  1223. {
  1224. struct dwt_reg_state *state = reg->arch_info;
  1225. return target_write_u32(state->target, state->addr,
  1226. buf_get_u32(buf, 0, reg->size));
  1227. }
  1228. struct dwt_reg {
  1229. uint32_t addr;
  1230. char *name;
  1231. unsigned size;
  1232. };
  1233. static struct dwt_reg dwt_base_regs[] = {
  1234. { DWT_CTRL, "dwt_ctrl", 32, },
  1235. { DWT_CYCCNT, "dwt_cyccnt", 32, },
  1236. /* plus some 8 bit counters, useful for profiling with TPIU */
  1237. };
  1238. static struct dwt_reg dwt_comp[] = {
  1239. #define DWT_COMPARATOR(i) \
  1240. { DWT_COMP0 + 0x10 * (i), "dwt_" #i "_comp", 32, }, \
  1241. { DWT_MASK0 + 0x10 * (i), "dwt_" #i "_mask", 4, }, \
  1242. { DWT_FUNCTION0 + 0x10 * (i), "dwt_" #i "_function", 32, }
  1243. DWT_COMPARATOR(0),
  1244. DWT_COMPARATOR(1),
  1245. DWT_COMPARATOR(2),
  1246. DWT_COMPARATOR(3),
  1247. #undef DWT_COMPARATOR
  1248. };
  1249. static int dwt_reg_type = -1;
  1250. static void
  1251. cortex_m3_dwt_addreg(struct target_s *t, struct reg_s *r, struct dwt_reg *d)
  1252. {
  1253. struct dwt_reg_state *state;
  1254. state = calloc(1, sizeof *state);
  1255. if (!state)
  1256. return;
  1257. state->addr = d->addr;
  1258. state->target = t;
  1259. r->name = d->name;
  1260. r->size = d->size;
  1261. r->value = &state->value;
  1262. r->arch_info = state;
  1263. r->arch_type = dwt_reg_type;
  1264. }
  1265. static void
  1266. cortex_m3_dwt_setup(struct cortex_m3_common *cm3, struct target_s *target)
  1267. {
  1268. uint32_t dwtcr;
  1269. struct reg_cache *cache;
  1270. cortex_m3_dwt_comparator_t *comparator;
  1271. int reg, i;
  1272. target_read_u32(target, DWT_CTRL, &dwtcr);
  1273. if (!dwtcr) {
  1274. LOG_DEBUG("no DWT");
  1275. return;
  1276. }
  1277. if (dwt_reg_type < 0)
  1278. dwt_reg_type = register_reg_arch_type(cortex_m3_dwt_get_reg,
  1279. cortex_m3_dwt_set_reg);
  1280. cm3->dwt_num_comp = (dwtcr >> 28) & 0xF;
  1281. cm3->dwt_comp_available = cm3->dwt_num_comp;
  1282. cm3->dwt_comparator_list = calloc(cm3->dwt_num_comp,
  1283. sizeof(cortex_m3_dwt_comparator_t));
  1284. if (!cm3->dwt_comparator_list) {
  1285. fail0:
  1286. cm3->dwt_num_comp = 0;
  1287. LOG_ERROR("out of mem");
  1288. return;
  1289. }
  1290. cache = calloc(1, sizeof *cache);
  1291. if (!cache) {
  1292. fail1:
  1293. free(cm3->dwt_comparator_list);
  1294. goto fail0;
  1295. }
  1296. cache->name = "cortex-m3 dwt registers";
  1297. cache->num_regs = 2 + cm3->dwt_num_comp * 3;
  1298. cache->reg_list = calloc(cache->num_regs, sizeof *cache->reg_list);
  1299. if (!cache->reg_list) {
  1300. free(cache);
  1301. goto fail1;
  1302. }
  1303. for (reg = 0; reg < 2; reg++)
  1304. cortex_m3_dwt_addreg(target, cache->reg_list + reg,
  1305. dwt_base_regs + reg);
  1306. comparator = cm3->dwt_comparator_list;
  1307. for (i = 0; i < cm3->dwt_num_comp; i++, comparator++) {
  1308. int j;
  1309. comparator->dwt_comparator_address = DWT_COMP0 + 0x10 * i;
  1310. for (j = 0; j < 3; j++, reg++)
  1311. cortex_m3_dwt_addreg(target, cache->reg_list + reg,
  1312. dwt_comp + 3 * i + j);
  1313. }
  1314. *register_get_last_cache_p(&target->reg_cache) = cache;
  1315. cm3->dwt_cache = cache;
  1316. LOG_DEBUG("DWT dwtcr 0x%" PRIx32 ", comp %d, watch%s",
  1317. dwtcr, cm3->dwt_num_comp,
  1318. (dwtcr & (0xf << 24)) ? " only" : "/trigger");
  1319. /* REVISIT: if num_comp > 1, check whether comparator #1 can
  1320. * implement single-address data value watchpoints ... so we
  1321. * won't need to check it later, when asked to set one up.
  1322. */
  1323. }
  1324. static int cortex_m3_examine(struct target_s *target)
  1325. {
  1326. int retval;
  1327. uint32_t cpuid, fpcr;
  1328. int i;
  1329. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  1330. struct swjdp_common *swjdp = &cortex_m3->armv7m.swjdp_info;
  1331. if ((retval = ahbap_debugport_init(swjdp)) != ERROR_OK)
  1332. return retval;
  1333. if (!target_was_examined(target))
  1334. {
  1335. target_set_examined(target);
  1336. /* Read from Device Identification Registers */
  1337. retval = target_read_u32(target, CPUID, &cpuid);
  1338. if (retval != ERROR_OK)
  1339. return retval;
  1340. if (((cpuid >> 4) & 0xc3f) == 0xc23)
  1341. LOG_DEBUG("CORTEX-M3 processor detected");
  1342. LOG_DEBUG("cpuid: 0x%8.8" PRIx32 "", cpuid);
  1343. /* NOTE: FPB and DWT are both optional. */
  1344. /* Setup FPB */
  1345. target_read_u32(target, FP_CTRL, &fpcr);
  1346. cortex_m3->auto_bp_type = 1;
  1347. cortex_m3->fp_num_code = ((fpcr >> 8) & 0x70) | ((fpcr >> 4) & 0xF); /* bits [14:12] and [7:4] */
  1348. cortex_m3->fp_num_lit = (fpcr >> 8) & 0xF;
  1349. cortex_m3->fp_code_available = cortex_m3->fp_num_code;
  1350. cortex_m3->fp_comparator_list = calloc(cortex_m3->fp_num_code + cortex_m3->fp_num_lit, sizeof(cortex_m3_fp_comparator_t));
  1351. cortex_m3->fpb_enabled = fpcr & 1;
  1352. for (i = 0; i < cortex_m3->fp_num_code + cortex_m3->fp_num_lit; i++)
  1353. {
  1354. cortex_m3->fp_comparator_list[i].type = (i < cortex_m3->fp_num_code) ? FPCR_CODE : FPCR_LITERAL;
  1355. cortex_m3->fp_comparator_list[i].fpcr_address = FP_COMP0 + 4 * i;
  1356. }
  1357. LOG_DEBUG("FPB fpcr 0x%" PRIx32 ", numcode %i, numlit %i", fpcr, cortex_m3->fp_num_code, cortex_m3->fp_num_lit);
  1358. /* Setup DWT */
  1359. cortex_m3_dwt_setup(cortex_m3, target);
  1360. }
  1361. return ERROR_OK;
  1362. }
  1363. static int cortex_m3_dcc_read(struct swjdp_common *swjdp, uint8_t *value, uint8_t *ctrl)
  1364. {
  1365. uint16_t dcrdr;
  1366. mem_ap_read_buf_u16(swjdp, (uint8_t*)&dcrdr, 1, DCB_DCRDR);
  1367. *ctrl = (uint8_t)dcrdr;
  1368. *value = (uint8_t)(dcrdr >> 8);
  1369. LOG_DEBUG("data 0x%x ctrl 0x%x", *value, *ctrl);
  1370. /* write ack back to software dcc register
  1371. * signify we have read data */
  1372. if (dcrdr & (1 << 0))
  1373. {
  1374. dcrdr = 0;
  1375. mem_ap_write_buf_u16(swjdp, (uint8_t*)&dcrdr, 1, DCB_DCRDR);
  1376. }
  1377. return ERROR_OK;
  1378. }
  1379. static int cortex_m3_target_request_data(target_t *target,
  1380. uint32_t size, uint8_t *buffer)
  1381. {
  1382. struct armv7m_common *armv7m = target_to_armv7m(target);
  1383. struct swjdp_common *swjdp = &armv7m->swjdp_info;
  1384. uint8_t data;
  1385. uint8_t ctrl;
  1386. uint32_t i;
  1387. for (i = 0; i < (size * 4); i++)
  1388. {
  1389. cortex_m3_dcc_read(swjdp, &data, &ctrl);
  1390. buffer[i] = data;
  1391. }
  1392. return ERROR_OK;
  1393. }
  1394. static int cortex_m3_handle_target_request(void *priv)
  1395. {
  1396. target_t *target = priv;
  1397. if (!target_was_examined(target))
  1398. return ERROR_OK;
  1399. struct armv7m_common *armv7m = target_to_armv7m(target);
  1400. struct swjdp_common *swjdp = &armv7m->swjdp_info;
  1401. if (!target->dbg_msg_enabled)
  1402. return ERROR_OK;
  1403. if (target->state == TARGET_RUNNING)
  1404. {
  1405. uint8_t data;
  1406. uint8_t ctrl;
  1407. cortex_m3_dcc_read(swjdp, &data, &ctrl);
  1408. /* check if we have data */
  1409. if (ctrl & (1 << 0))
  1410. {
  1411. uint32_t request;
  1412. /* we assume target is quick enough */
  1413. request = data;
  1414. cortex_m3_dcc_read(swjdp, &data, &ctrl);
  1415. request |= (data << 8);
  1416. cortex_m3_dcc_read(swjdp, &data, &ctrl);
  1417. request |= (data << 16);
  1418. cortex_m3_dcc_read(swjdp, &data, &ctrl);
  1419. request |= (data << 24);
  1420. target_request(target, request);
  1421. }
  1422. }
  1423. return ERROR_OK;
  1424. }
  1425. static int cortex_m3_init_arch_info(target_t *target,
  1426. struct cortex_m3_common *cortex_m3, struct jtag_tap *tap)
  1427. {
  1428. int retval;
  1429. struct armv7m_common *armv7m = &cortex_m3->armv7m;
  1430. armv7m_init_arch_info(target, armv7m);
  1431. /* prepare JTAG information for the new target */
  1432. cortex_m3->jtag_info.tap = tap;
  1433. cortex_m3->jtag_info.scann_size = 4;
  1434. armv7m->swjdp_info.dp_select_value = -1;
  1435. armv7m->swjdp_info.ap_csw_value = -1;
  1436. armv7m->swjdp_info.ap_tar_value = -1;
  1437. armv7m->swjdp_info.jtag_info = &cortex_m3->jtag_info;
  1438. armv7m->swjdp_info.memaccess_tck = 8;
  1439. armv7m->swjdp_info.tar_autoincr_block = (1 << 12); /* Cortex-M3 has 4096 bytes autoincrement range */
  1440. /* register arch-specific functions */
  1441. armv7m->examine_debug_reason = cortex_m3_examine_debug_reason;
  1442. armv7m->post_debug_entry = NULL;
  1443. armv7m->pre_restore_context = NULL;
  1444. armv7m->post_restore_context = NULL;
  1445. armv7m->load_core_reg_u32 = cortex_m3_load_core_reg_u32;
  1446. armv7m->store_core_reg_u32 = cortex_m3_store_core_reg_u32;
  1447. target_register_timer_callback(cortex_m3_handle_target_request, 1, 1, target);
  1448. if ((retval = arm_jtag_setup_connection(&cortex_m3->jtag_info)) != ERROR_OK)
  1449. {
  1450. return retval;
  1451. }
  1452. return ERROR_OK;
  1453. }
  1454. static int cortex_m3_target_create(struct target_s *target, Jim_Interp *interp)
  1455. {
  1456. struct cortex_m3_common *cortex_m3 = calloc(1,sizeof(struct cortex_m3_common));
  1457. cortex_m3->common_magic = CORTEX_M3_COMMON_MAGIC;
  1458. cortex_m3_init_arch_info(target, cortex_m3, target->tap);
  1459. return ERROR_OK;
  1460. }
  1461. /*--------------------------------------------------------------------------*/
  1462. static int cortex_m3_verify_pointer(struct command_context_s *cmd_ctx,
  1463. struct cortex_m3_common *cm3)
  1464. {
  1465. if (cm3->common_magic != CORTEX_M3_COMMON_MAGIC) {
  1466. command_print(cmd_ctx, "target is not a Cortex-M3");
  1467. return ERROR_TARGET_INVALID;
  1468. }
  1469. return ERROR_OK;
  1470. }
  1471. /*
  1472. * Only stuff below this line should need to verify that its target
  1473. * is a Cortex-M3. Everything else should have indirected through the
  1474. * cortexm3_target structure, which is only used with CM3 targets.
  1475. */
  1476. /*
  1477. * REVISIT Thumb2 disassembly should work for all ARMv7 cores, as well
  1478. * as at least ARM-1156T2. The interesting thing about Cortex-M is
  1479. * that *only* Thumb2 disassembly matters. There are also some small
  1480. * additions to Thumb2 that are specific to ARMv7-M.
  1481. */
  1482. COMMAND_HANDLER(handle_cortex_m3_disassemble_command)
  1483. {
  1484. int retval;
  1485. target_t *target = get_current_target(cmd_ctx);
  1486. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  1487. uint32_t address;
  1488. unsigned long count = 1;
  1489. struct arm_instruction cur_instruction;
  1490. retval = cortex_m3_verify_pointer(cmd_ctx, cortex_m3);
  1491. if (retval != ERROR_OK)
  1492. return retval;
  1493. errno = 0;
  1494. switch (argc) {
  1495. case 2:
  1496. COMMAND_PARSE_NUMBER(ulong, args[1], count);
  1497. /* FALL THROUGH */
  1498. case 1:
  1499. COMMAND_PARSE_NUMBER(u32, args[0], address);
  1500. break;
  1501. default:
  1502. command_print(cmd_ctx,
  1503. "usage: cortex_m3 disassemble <address> [<count>]");
  1504. return ERROR_OK;
  1505. }
  1506. while (count--) {
  1507. retval = thumb2_opcode(target, address, &cur_instruction);
  1508. if (retval != ERROR_OK)
  1509. return retval;
  1510. command_print(cmd_ctx, "%s", cur_instruction.text);
  1511. address += cur_instruction.instruction_size;
  1512. }
  1513. return ERROR_OK;
  1514. }
  1515. static const struct {
  1516. char name[10];
  1517. unsigned mask;
  1518. } vec_ids[] = {
  1519. { "hard_err", VC_HARDERR, },
  1520. { "int_err", VC_INTERR, },
  1521. { "bus_err", VC_BUSERR, },
  1522. { "state_err", VC_STATERR, },
  1523. { "chk_err", VC_CHKERR, },
  1524. { "nocp_err", VC_NOCPERR, },
  1525. { "mm_err", VC_MMERR, },
  1526. { "reset", VC_CORERESET, },
  1527. };
  1528. COMMAND_HANDLER(handle_cortex_m3_vector_catch_command)
  1529. {
  1530. target_t *target = get_current_target(cmd_ctx);
  1531. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  1532. struct armv7m_common *armv7m = &cortex_m3->armv7m;
  1533. struct swjdp_common *swjdp = &armv7m->swjdp_info;
  1534. uint32_t demcr = 0;
  1535. int retval;
  1536. int i;
  1537. retval = cortex_m3_verify_pointer(cmd_ctx, cortex_m3);
  1538. if (retval != ERROR_OK)
  1539. return retval;
  1540. mem_ap_read_atomic_u32(swjdp, DCB_DEMCR, &demcr);
  1541. if (argc > 0) {
  1542. unsigned catch = 0;
  1543. if (argc == 1) {
  1544. if (strcmp(args[0], "all") == 0) {
  1545. catch = VC_HARDERR | VC_INTERR | VC_BUSERR
  1546. | VC_STATERR | VC_CHKERR | VC_NOCPERR
  1547. | VC_MMERR | VC_CORERESET;
  1548. goto write;
  1549. } else if (strcmp(args[0], "none") == 0) {
  1550. goto write;
  1551. }
  1552. }
  1553. while (argc-- > 0) {
  1554. for (i = 0; i < ARRAY_SIZE(vec_ids); i++) {
  1555. if (strcmp(args[argc], vec_ids[i].name) != 0)
  1556. continue;
  1557. catch |= vec_ids[i].mask;
  1558. break;
  1559. }
  1560. if (i == ARRAY_SIZE(vec_ids)) {
  1561. LOG_ERROR("No CM3 vector '%s'", args[argc]);
  1562. return ERROR_INVALID_ARGUMENTS;
  1563. }
  1564. }
  1565. write:
  1566. demcr &= ~0xffff;
  1567. demcr |= catch;
  1568. /* write, but don't assume it stuck */
  1569. mem_ap_write_u32(swjdp, DCB_DEMCR, demcr);
  1570. mem_ap_read_atomic_u32(swjdp, DCB_DEMCR, &demcr);
  1571. }
  1572. for (i = 0; i < ARRAY_SIZE(vec_ids); i++)
  1573. command_print(cmd_ctx, "%9s: %s", vec_ids[i].name,
  1574. (demcr & vec_ids[i].mask) ? "catch" : "ignore");
  1575. return ERROR_OK;
  1576. }
  1577. COMMAND_HANDLER(handle_cortex_m3_mask_interrupts_command)
  1578. {
  1579. target_t *target = get_current_target(cmd_ctx);
  1580. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  1581. int retval;
  1582. retval = cortex_m3_verify_pointer(cmd_ctx, cortex_m3);
  1583. if (retval != ERROR_OK)
  1584. return retval;
  1585. if (target->state != TARGET_HALTED)
  1586. {
  1587. command_print(cmd_ctx, "target must be stopped for \"%s\" command", CMD_NAME);
  1588. return ERROR_OK;
  1589. }
  1590. if (argc > 0)
  1591. {
  1592. if (!strcmp(args[0], "on"))
  1593. {
  1594. cortex_m3_write_debug_halt_mask(target, C_HALT | C_MASKINTS, 0);
  1595. }
  1596. else if (!strcmp(args[0], "off"))
  1597. {
  1598. cortex_m3_write_debug_halt_mask(target, C_HALT, C_MASKINTS);
  1599. }
  1600. else
  1601. {
  1602. command_print(cmd_ctx, "usage: cortex_m3 maskisr ['on'|'off']");
  1603. }
  1604. }
  1605. command_print(cmd_ctx, "cortex_m3 interrupt mask %s",
  1606. (cortex_m3->dcb_dhcsr & C_MASKINTS) ? "on" : "off");
  1607. return ERROR_OK;
  1608. }
  1609. static int cortex_m3_register_commands(struct command_context_s *cmd_ctx)
  1610. {
  1611. int retval;
  1612. command_t *cortex_m3_cmd;
  1613. retval = armv7m_register_commands(cmd_ctx);
  1614. cortex_m3_cmd = register_command(cmd_ctx, NULL, "cortex_m3",
  1615. NULL, COMMAND_ANY, "cortex_m3 specific commands");
  1616. register_command(cmd_ctx, cortex_m3_cmd, "disassemble",
  1617. handle_cortex_m3_disassemble_command, COMMAND_EXEC,
  1618. "disassemble Thumb2 instructions <address> [<count>]");
  1619. register_command(cmd_ctx, cortex_m3_cmd, "maskisr",
  1620. handle_cortex_m3_mask_interrupts_command, COMMAND_EXEC,
  1621. "mask cortex_m3 interrupts ['on'|'off']");
  1622. register_command(cmd_ctx, cortex_m3_cmd, "vector_catch",
  1623. handle_cortex_m3_vector_catch_command, COMMAND_EXEC,
  1624. "catch hardware vectors ['all'|'none'|<list>]");
  1625. return retval;
  1626. }
  1627. target_type_t cortexm3_target =
  1628. {
  1629. .name = "cortex_m3",
  1630. .poll = cortex_m3_poll,
  1631. .arch_state = armv7m_arch_state,
  1632. .target_request_data = cortex_m3_target_request_data,
  1633. .halt = cortex_m3_halt,
  1634. .resume = cortex_m3_resume,
  1635. .step = cortex_m3_step,
  1636. .assert_reset = cortex_m3_assert_reset,
  1637. .deassert_reset = cortex_m3_deassert_reset,
  1638. .soft_reset_halt = cortex_m3_soft_reset_halt,
  1639. .get_gdb_reg_list = armv7m_get_gdb_reg_list,
  1640. .read_memory = cortex_m3_read_memory,
  1641. .write_memory = cortex_m3_write_memory,
  1642. .bulk_write_memory = cortex_m3_bulk_write_memory,
  1643. .checksum_memory = armv7m_checksum_memory,
  1644. .blank_check_memory = armv7m_blank_check_memory,
  1645. .run_algorithm = armv7m_run_algorithm,
  1646. .add_breakpoint = cortex_m3_add_breakpoint,
  1647. .remove_breakpoint = cortex_m3_remove_breakpoint,
  1648. .add_watchpoint = cortex_m3_add_watchpoint,
  1649. .remove_watchpoint = cortex_m3_remove_watchpoint,
  1650. .register_commands = cortex_m3_register_commands,
  1651. .target_create = cortex_m3_target_create,
  1652. .init_target = cortex_m3_init_target,
  1653. .examine = cortex_m3_examine,
  1654. };