You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 
 
 
 

11819 lines
448 KiB

  1. \input texinfo @c -*-texinfo-*-
  2. @c %**start of header
  3. @setfilename openocd.info
  4. @settitle OpenOCD User's Guide
  5. @dircategory Development
  6. @direntry
  7. * OpenOCD: (openocd). OpenOCD User's Guide
  8. @end direntry
  9. @paragraphindent 0
  10. @c %**end of header
  11. @include version.texi
  12. @copying
  13. This User's Guide documents
  14. release @value{VERSION},
  15. dated @value{UPDATED},
  16. of the Open On-Chip Debugger (OpenOCD).
  17. @itemize @bullet
  18. @item Copyright @copyright{} 2008 The OpenOCD Project
  19. @item Copyright @copyright{} 2007-2008 Spencer Oliver @email{spen@@spen-soft.co.uk}
  20. @item Copyright @copyright{} 2008-2010 Oyvind Harboe @email{oyvind.harboe@@zylin.com}
  21. @item Copyright @copyright{} 2008 Duane Ellis @email{openocd@@duaneellis.com}
  22. @item Copyright @copyright{} 2009-2010 David Brownell
  23. @end itemize
  24. @quotation
  25. Permission is granted to copy, distribute and/or modify this document
  26. under the terms of the GNU Free Documentation License, Version 1.2 or
  27. any later version published by the Free Software Foundation; with no
  28. Invariant Sections, no Front-Cover Texts, and no Back-Cover Texts. A
  29. copy of the license is included in the section entitled ``GNU Free
  30. Documentation License''.
  31. @end quotation
  32. @end copying
  33. @titlepage
  34. @titlefont{@emph{Open On-Chip Debugger:}}
  35. @sp 1
  36. @title OpenOCD User's Guide
  37. @subtitle for release @value{VERSION}
  38. @subtitle @value{UPDATED}
  39. @page
  40. @vskip 0pt plus 1filll
  41. @insertcopying
  42. @end titlepage
  43. @summarycontents
  44. @contents
  45. @ifnottex
  46. @node Top
  47. @top OpenOCD User's Guide
  48. @insertcopying
  49. @end ifnottex
  50. @menu
  51. * About:: About OpenOCD
  52. * Developers:: OpenOCD Developer Resources
  53. * Debug Adapter Hardware:: Debug Adapter Hardware
  54. * About Jim-Tcl:: About Jim-Tcl
  55. * Running:: Running OpenOCD
  56. * OpenOCD Project Setup:: OpenOCD Project Setup
  57. * Config File Guidelines:: Config File Guidelines
  58. * Server Configuration:: Server Configuration
  59. * Debug Adapter Configuration:: Debug Adapter Configuration
  60. * Reset Configuration:: Reset Configuration
  61. * TAP Declaration:: TAP Declaration
  62. * CPU Configuration:: CPU Configuration
  63. * Flash Commands:: Flash Commands
  64. * Flash Programming:: Flash Programming
  65. * PLD/FPGA Commands:: PLD/FPGA Commands
  66. * General Commands:: General Commands
  67. * Architecture and Core Commands:: Architecture and Core Commands
  68. * JTAG Commands:: JTAG Commands
  69. * Boundary Scan Commands:: Boundary Scan Commands
  70. * Utility Commands:: Utility Commands
  71. * GDB and OpenOCD:: Using GDB and OpenOCD
  72. * Tcl Scripting API:: Tcl Scripting API
  73. * FAQ:: Frequently Asked Questions
  74. * Tcl Crash Course:: Tcl Crash Course
  75. * License:: GNU Free Documentation License
  76. @comment DO NOT use the plain word ``Index'', reason: CYGWIN filename
  77. @comment case issue with ``Index.html'' and ``index.html''
  78. @comment Occurs when creating ``--html --no-split'' output
  79. @comment This fix is based on: http://sourceware.org/ml/binutils/2006-05/msg00215.html
  80. * OpenOCD Concept Index:: Concept Index
  81. * Command and Driver Index:: Command and Driver Index
  82. @end menu
  83. @node About
  84. @unnumbered About
  85. @cindex about
  86. OpenOCD was created by Dominic Rath as part of a 2005 diploma thesis written
  87. at the University of Applied Sciences Augsburg (@uref{http://www.hs-augsburg.de}).
  88. Since that time, the project has grown into an active open-source project,
  89. supported by a diverse community of software and hardware developers from
  90. around the world.
  91. @section What is OpenOCD?
  92. @cindex TAP
  93. @cindex JTAG
  94. The Open On-Chip Debugger (OpenOCD) aims to provide debugging,
  95. in-system programming and boundary-scan testing for embedded target
  96. devices.
  97. It does so with the assistance of a @dfn{debug adapter}, which is
  98. a small hardware module which helps provide the right kind of
  99. electrical signaling to the target being debugged. These are
  100. required since the debug host (on which OpenOCD runs) won't
  101. usually have native support for such signaling, or the connector
  102. needed to hook up to the target.
  103. Such debug adapters support one or more @dfn{transport} protocols,
  104. each of which involves different electrical signaling (and uses
  105. different messaging protocols on top of that signaling). There
  106. are many types of debug adapter, and little uniformity in what
  107. they are called. (There are also product naming differences.)
  108. These adapters are sometimes packaged as discrete dongles, which
  109. may generically be called @dfn{hardware interface dongles}.
  110. Some development boards also integrate them directly, which may
  111. let the development board connect directly to the debug
  112. host over USB (and sometimes also to power it over USB).
  113. For example, a @dfn{JTAG Adapter} supports JTAG
  114. signaling, and is used to communicate
  115. with JTAG (IEEE 1149.1) compliant TAPs on your target board.
  116. A @dfn{TAP} is a ``Test Access Port'', a module which processes
  117. special instructions and data. TAPs are daisy-chained within and
  118. between chips and boards. JTAG supports debugging and boundary
  119. scan operations.
  120. There are also @dfn{SWD Adapters} that support Serial Wire Debug (SWD)
  121. signaling to communicate with some newer ARM cores, as well as debug
  122. adapters which support both JTAG and SWD transports. SWD supports only
  123. debugging, whereas JTAG also supports boundary scan operations.
  124. For some chips, there are also @dfn{Programming Adapters} supporting
  125. special transports used only to write code to flash memory, without
  126. support for on-chip debugging or boundary scan.
  127. (At this writing, OpenOCD does not support such non-debug adapters.)
  128. @b{Dongles:} OpenOCD currently supports many types of hardware dongles:
  129. USB-based, parallel port-based, and other standalone boxes that run
  130. OpenOCD internally. @xref{Debug Adapter Hardware}.
  131. @b{GDB Debug:} It allows ARM7 (ARM7TDMI and ARM720t), ARM9 (ARM920T,
  132. ARM922T, ARM926EJ--S, ARM966E--S), XScale (PXA25x, IXP42x), Cortex-M3
  133. (Stellaris LM3, STMicroelectronics STM32 and Energy Micro EFM32) and
  134. Intel Quark (x10xx) based cores to be debugged via the GDB protocol.
  135. @b{Flash Programming:} Flash writing is supported for external
  136. CFI-compatible NOR flashes (Intel and AMD/Spansion command set) and several
  137. internal flashes (LPC1700, LPC1800, LPC2000, LPC4300, AT91SAM7, AT91SAM3U,
  138. STR7x, STR9x, LM3, STM32x and EFM32). Preliminary support for various NAND flash
  139. controllers (LPC3180, Orion, S3C24xx, more) is included.
  140. @section OpenOCD Web Site
  141. The OpenOCD web site provides the latest public news from the community:
  142. @uref{http://openocd.org/}
  143. @section Latest User's Guide:
  144. The user's guide you are now reading may not be the latest one
  145. available. A version for more recent code may be available.
  146. Its HTML form is published regularly at:
  147. @uref{http://openocd.org/doc/html/index.html}
  148. PDF form is likewise published at:
  149. @uref{http://openocd.org/doc/pdf/openocd.pdf}
  150. @section OpenOCD User's Forum
  151. There is an OpenOCD forum (phpBB) hosted by SparkFun,
  152. which might be helpful to you. Note that if you want
  153. anything to come to the attention of developers, you
  154. should post it to the OpenOCD Developer Mailing List
  155. instead of this forum.
  156. @uref{http://forum.sparkfun.com/viewforum.php?f=18}
  157. @section OpenOCD User's Mailing List
  158. The OpenOCD User Mailing List provides the primary means of
  159. communication between users:
  160. @uref{https://lists.sourceforge.net/mailman/listinfo/openocd-user}
  161. @section OpenOCD IRC
  162. Support can also be found on irc:
  163. @uref{irc://irc.freenode.net/openocd}
  164. @node Developers
  165. @chapter OpenOCD Developer Resources
  166. @cindex developers
  167. If you are interested in improving the state of OpenOCD's debugging and
  168. testing support, new contributions will be welcome. Motivated developers
  169. can produce new target, flash or interface drivers, improve the
  170. documentation, as well as more conventional bug fixes and enhancements.
  171. The resources in this chapter are available for developers wishing to explore
  172. or expand the OpenOCD source code.
  173. @section OpenOCD Git Repository
  174. During the 0.3.x release cycle, OpenOCD switched from Subversion to
  175. a Git repository hosted at SourceForge. The repository URL is:
  176. @uref{git://git.code.sf.net/p/openocd/code}
  177. or via http
  178. @uref{http://git.code.sf.net/p/openocd/code}
  179. You may prefer to use a mirror and the HTTP protocol:
  180. @uref{http://repo.or.cz/r/openocd.git}
  181. With standard Git tools, use @command{git clone} to initialize
  182. a local repository, and @command{git pull} to update it.
  183. There are also gitweb pages letting you browse the repository
  184. with a web browser, or download arbitrary snapshots without
  185. needing a Git client:
  186. @uref{http://repo.or.cz/w/openocd.git}
  187. The @file{README} file contains the instructions for building the project
  188. from the repository or a snapshot.
  189. Developers that want to contribute patches to the OpenOCD system are
  190. @b{strongly} encouraged to work against mainline.
  191. Patches created against older versions may require additional
  192. work from their submitter in order to be updated for newer releases.
  193. @section Doxygen Developer Manual
  194. During the 0.2.x release cycle, the OpenOCD project began
  195. providing a Doxygen reference manual. This document contains more
  196. technical information about the software internals, development
  197. processes, and similar documentation:
  198. @uref{http://openocd.org/doc/doxygen/html/index.html}
  199. This document is a work-in-progress, but contributions would be welcome
  200. to fill in the gaps. All of the source files are provided in-tree,
  201. listed in the Doxyfile configuration at the top of the source tree.
  202. @section Gerrit Review System
  203. All changes in the OpenOCD Git repository go through the web-based Gerrit
  204. Code Review System:
  205. @uref{http://openocd.zylin.com/}
  206. After a one-time registration and repository setup, anyone can push commits
  207. from their local Git repository directly into Gerrit.
  208. All users and developers are encouraged to review, test, discuss and vote
  209. for changes in Gerrit. The feedback provides the basis for a maintainer to
  210. eventually submit the change to the main Git repository.
  211. The @file{HACKING} file, also available as the Patch Guide in the Doxygen
  212. Developer Manual, contains basic information about how to connect a
  213. repository to Gerrit, prepare and push patches. Patch authors are expected to
  214. maintain their changes while they're in Gerrit, respond to feedback and if
  215. necessary rework and push improved versions of the change.
  216. @section OpenOCD Developer Mailing List
  217. The OpenOCD Developer Mailing List provides the primary means of
  218. communication between developers:
  219. @uref{https://lists.sourceforge.net/mailman/listinfo/openocd-devel}
  220. @section OpenOCD Bug Tracker
  221. The OpenOCD Bug Tracker is hosted on SourceForge:
  222. @uref{http://bugs.openocd.org/}
  223. @node Debug Adapter Hardware
  224. @chapter Debug Adapter Hardware
  225. @cindex dongles
  226. @cindex FTDI
  227. @cindex wiggler
  228. @cindex printer port
  229. @cindex USB Adapter
  230. @cindex RTCK
  231. Defined: @b{dongle}: A small device that plugs into a computer and serves as
  232. an adapter .... [snip]
  233. In the OpenOCD case, this generally refers to @b{a small adapter} that
  234. attaches to your computer via USB or the parallel port.
  235. @section Choosing a Dongle
  236. There are several things you should keep in mind when choosing a dongle.
  237. @enumerate
  238. @item @b{Transport} Does it support the kind of communication that you need?
  239. OpenOCD focusses mostly on JTAG. Your version may also support
  240. other ways to communicate with target devices.
  241. @item @b{Voltage} What voltage is your target - 1.8, 2.8, 3.3, or 5V?
  242. Does your dongle support it? You might need a level converter.
  243. @item @b{Pinout} What pinout does your target board use?
  244. Does your dongle support it? You may be able to use jumper
  245. wires, or an "octopus" connector, to convert pinouts.
  246. @item @b{Connection} Does your computer have the USB, parallel, or
  247. Ethernet port needed?
  248. @item @b{RTCK} Do you expect to use it with ARM chips and boards with
  249. RTCK support (also known as ``adaptive clocking'')?
  250. @end enumerate
  251. @section USB FT2232 Based
  252. There are many USB JTAG dongles on the market, many of them based
  253. on a chip from ``Future Technology Devices International'' (FTDI)
  254. known as the FTDI FT2232; this is a USB full speed (12 Mbps) chip.
  255. See: @url{http://www.ftdichip.com} for more information.
  256. In summer 2009, USB high speed (480 Mbps) versions of these FTDI
  257. chips started to become available in JTAG adapters. Around 2012, a new
  258. variant appeared - FT232H - this is a single-channel version of FT2232H.
  259. (Adapters using those high speed FT2232H or FT232H chips may support adaptive
  260. clocking.)
  261. The FT2232 chips are flexible enough to support some other
  262. transport options, such as SWD or the SPI variants used to
  263. program some chips. They have two communications channels,
  264. and one can be used for a UART adapter at the same time the
  265. other one is used to provide a debug adapter.
  266. Also, some development boards integrate an FT2232 chip to serve as
  267. a built-in low-cost debug adapter and USB-to-serial solution.
  268. @itemize @bullet
  269. @item @b{usbjtag}
  270. @* Link @url{http://elk.informatik.fh-augsburg.de/hhweb/doc/openocd/usbjtag/usbjtag.html}
  271. @item @b{jtagkey}
  272. @* See: @url{http://www.amontec.com/jtagkey.shtml}
  273. @item @b{jtagkey2}
  274. @* See: @url{http://www.amontec.com/jtagkey2.shtml}
  275. @item @b{oocdlink}
  276. @* See: @url{http://www.oocdlink.com} By Joern Kaipf
  277. @item @b{signalyzer}
  278. @* See: @url{http://www.signalyzer.com}
  279. @item @b{Stellaris Eval Boards}
  280. @* See: @url{http://www.ti.com} - The Stellaris eval boards
  281. bundle FT2232-based JTAG and SWD support, which can be used to debug
  282. the Stellaris chips. Using separate JTAG adapters is optional.
  283. These boards can also be used in a "pass through" mode as JTAG adapters
  284. to other target boards, disabling the Stellaris chip.
  285. @item @b{TI/Luminary ICDI}
  286. @* See: @url{http://www.ti.com} - TI/Luminary In-Circuit Debug
  287. Interface (ICDI) Boards are included in Stellaris LM3S9B9x
  288. Evaluation Kits. Like the non-detachable FT2232 support on the other
  289. Stellaris eval boards, they can be used to debug other target boards.
  290. @item @b{olimex-jtag}
  291. @* See: @url{http://www.olimex.com}
  292. @item @b{Flyswatter/Flyswatter2}
  293. @* See: @url{http://www.tincantools.com}
  294. @item @b{turtelizer2}
  295. @* See:
  296. @uref{http://www.ethernut.de/en/hardware/turtelizer/index.html, Turtelizer 2}, or
  297. @url{http://www.ethernut.de}
  298. @item @b{comstick}
  299. @* Link: @url{http://www.hitex.com/index.php?id=383}
  300. @item @b{stm32stick}
  301. @* Link @url{http://www.hitex.com/stm32-stick}
  302. @item @b{axm0432_jtag}
  303. @* Axiom AXM-0432 Link @url{http://www.axman.com} - NOTE: This JTAG does not appear
  304. to be available anymore as of April 2012.
  305. @item @b{cortino}
  306. @* Link @url{http://www.hitex.com/index.php?id=cortino}
  307. @item @b{dlp-usb1232h}
  308. @* Link @url{http://www.dlpdesign.com/usb/usb1232h.shtml}
  309. @item @b{digilent-hs1}
  310. @* Link @url{http://www.digilentinc.com/Products/Detail.cfm?Prod=JTAG-HS1}
  311. @item @b{opendous}
  312. @* Link @url{http://code.google.com/p/opendous/wiki/JTAG} FT2232H-based
  313. (OpenHardware).
  314. @item @b{JTAG-lock-pick Tiny 2}
  315. @* Link @url{http://www.distortec.com/jtag-lock-pick-tiny-2} FT232H-based
  316. @item @b{GW16042}
  317. @* Link: @url{http://shop.gateworks.com/index.php?route=product/product&path=70_80&product_id=64}
  318. FT2232H-based
  319. @end itemize
  320. @section USB-JTAG / Altera USB-Blaster compatibles
  321. These devices also show up as FTDI devices, but are not
  322. protocol-compatible with the FT2232 devices. They are, however,
  323. protocol-compatible among themselves. USB-JTAG devices typically consist
  324. of a FT245 followed by a CPLD that understands a particular protocol,
  325. or emulates this protocol using some other hardware.
  326. They may appear under different USB VID/PID depending on the particular
  327. product. The driver can be configured to search for any VID/PID pair
  328. (see the section on driver commands).
  329. @itemize
  330. @item @b{USB-JTAG} Kolja Waschk's USB Blaster-compatible adapter
  331. @* Link: @url{http://ixo-jtag.sourceforge.net/}
  332. @item @b{Altera USB-Blaster}
  333. @* Link: @url{http://www.altera.com/literature/ug/ug_usb_blstr.pdf}
  334. @end itemize
  335. @section USB J-Link based
  336. There are several OEM versions of the SEGGER @b{J-Link} adapter. It is
  337. an example of a microcontroller based JTAG adapter, it uses an
  338. AT91SAM764 internally.
  339. @itemize @bullet
  340. @item @b{SEGGER J-Link}
  341. @* Link: @url{http://www.segger.com/jlink.html}
  342. @item @b{Atmel SAM-ICE} (Only works with Atmel chips!)
  343. @* Link: @url{http://www.atmel.com/tools/atmelsam-ice.aspx}
  344. @item @b{IAR J-Link}
  345. @end itemize
  346. @section USB RLINK based
  347. Raisonance has an adapter called @b{RLink}. It exists in a stripped-down form on the STM32 Primer,
  348. permanently attached to the JTAG lines. It also exists on the STM32 Primer2, but that is wired for
  349. SWD and not JTAG, thus not supported.
  350. @itemize @bullet
  351. @item @b{Raisonance RLink}
  352. @* Link: @url{http://www.mcu-raisonance.com/~rlink-debugger-programmer__@/microcontrollers__tool~tool__T018:4cn9ziz4bnx6.html}
  353. @item @b{STM32 Primer}
  354. @* Link: @url{http://www.stm32circle.com/resources/stm32primer.php}
  355. @item @b{STM32 Primer2}
  356. @* Link: @url{http://www.stm32circle.com/resources/stm32primer2.php}
  357. @end itemize
  358. @section USB ST-LINK based
  359. STMicroelectronics has an adapter called @b{ST-LINK}.
  360. They only work with STMicroelectronics chips, notably STM32 and STM8.
  361. @itemize @bullet
  362. @item @b{ST-LINK}
  363. @* This is available standalone and as part of some kits, eg. STM32VLDISCOVERY.
  364. @* Link: @url{http://www.st.com/internet/evalboard/product/219866.jsp}
  365. @item @b{ST-LINK/V2}
  366. @* This is available standalone and as part of some kits, eg. STM32F4DISCOVERY.
  367. @* Link: @url{http://www.st.com/internet/evalboard/product/251168.jsp}
  368. @item @b{STLINK-V3}
  369. @* This is available standalone and as part of some kits.
  370. @* Link: @url{http://www.st.com/stlink-v3}
  371. @end itemize
  372. For info the original ST-LINK enumerates using the mass storage usb class; however,
  373. its implementation is completely broken. The result is this causes issues under Linux.
  374. The simplest solution is to get Linux to ignore the ST-LINK using one of the following methods:
  375. @itemize @bullet
  376. @item modprobe -r usb-storage && modprobe usb-storage quirks=483:3744:i
  377. @item add "options usb-storage quirks=483:3744:i" to /etc/modprobe.conf
  378. @end itemize
  379. @section USB TI/Stellaris ICDI based
  380. Texas Instruments has an adapter called @b{ICDI}.
  381. It is not to be confused with the FTDI based adapters that were originally fitted to their
  382. evaluation boards. This is the adapter fitted to the Stellaris LaunchPad.
  383. @section USB Nuvoton Nu-Link
  384. Nuvoton has an adapter called @b{Nu-Link}.
  385. It is available either as stand-alone dongle and embedded on development boards.
  386. It supports SWD, serial port bridge and mass storage for firmware update.
  387. Both Nu-Link v1 and v2 are supported.
  388. @section USB CMSIS-DAP based
  389. ARM has released a interface standard called CMSIS-DAP that simplifies connecting
  390. debuggers to ARM Cortex based targets @url{http://www.keil.com/support/man/docs/dapdebug/dapdebug_introduction.htm}.
  391. @section USB Other
  392. @itemize @bullet
  393. @item @b{USBprog}
  394. @* Link: @url{http://shop.embedded-projects.net/} - which uses an Atmel MEGA32 and a UBN9604
  395. @item @b{USB - Presto}
  396. @* Link: @url{http://tools.asix.net/prg_presto.htm}
  397. @item @b{Versaloon-Link}
  398. @* Link: @url{http://www.versaloon.com}
  399. @item @b{ARM-JTAG-EW}
  400. @* Link: @url{http://www.olimex.com/dev/arm-jtag-ew.html}
  401. @item @b{Buspirate}
  402. @* Link: @url{http://dangerousprototypes.com/bus-pirate-manual/}
  403. @item @b{opendous}
  404. @* Link: @url{http://code.google.com/p/opendous-jtag/} - which uses an AT90USB162
  405. @item @b{estick}
  406. @* Link: @url{http://code.google.com/p/estick-jtag/}
  407. @item @b{Keil ULINK v1}
  408. @* Link: @url{http://www.keil.com/ulink1/}
  409. @item @b{TI XDS110 Debug Probe}
  410. @* Link: @url{https://software-dl.ti.com/ccs/esd/documents/xdsdebugprobes/emu_xds110.html}
  411. @* Link: @url{https://software-dl.ti.com/ccs/esd/documents/xdsdebugprobes/emu_xds_software_package_download.html#xds110-support-utilities}
  412. @end itemize
  413. @section IBM PC Parallel Printer Port Based
  414. The two well-known ``JTAG Parallel Ports'' cables are the Xilinx DLC5
  415. and the Macraigor Wiggler. There are many clones and variations of
  416. these on the market.
  417. Note that parallel ports are becoming much less common, so if you
  418. have the choice you should probably avoid these adapters in favor
  419. of USB-based ones.
  420. @itemize @bullet
  421. @item @b{Wiggler} - There are many clones of this.
  422. @* Link: @url{http://www.macraigor.com/wiggler.htm}
  423. @item @b{DLC5} - From XILINX - There are many clones of this
  424. @* Link: Search the web for: ``XILINX DLC5'' - it is no longer
  425. produced, PDF schematics are easily found and it is easy to make.
  426. @item @b{Amontec - JTAG Accelerator}
  427. @* Link: @url{http://www.amontec.com/jtag_accelerator.shtml}
  428. @item @b{Wiggler2}
  429. @* Link: @url{http://www.ccac.rwth-aachen.de/~michaels/index.php/hardware/armjtag}
  430. @item @b{Wiggler_ntrst_inverted}
  431. @* Yet another variation - See the source code, src/jtag/parport.c
  432. @item @b{old_amt_wiggler}
  433. @* Unknown - probably not on the market today
  434. @item @b{arm-jtag}
  435. @* Link: Most likely @url{http://www.olimex.com/dev/arm-jtag.html} [another wiggler clone]
  436. @item @b{chameleon}
  437. @* Link: @url{http://www.amontec.com/chameleon.shtml}
  438. @item @b{Triton}
  439. @* Unknown.
  440. @item @b{Lattice}
  441. @* ispDownload from Lattice Semiconductor
  442. @url{http://www.latticesemi.com/lit/docs/@/devtools/dlcable.pdf}
  443. @item @b{flashlink}
  444. @* From STMicroelectronics;
  445. @* Link: @url{http://www.st.com/internet/com/TECHNICAL_RESOURCES/TECHNICAL_LITERATURE/DATA_BRIEF/DM00039500.pdf}
  446. @end itemize
  447. @section Other...
  448. @itemize @bullet
  449. @item @b{ep93xx}
  450. @* An EP93xx based Linux machine using the GPIO pins directly.
  451. @item @b{at91rm9200}
  452. @* Like the EP93xx - but an ATMEL AT91RM9200 based solution using the GPIO pins on the chip.
  453. @item @b{bcm2835gpio}
  454. @* A BCM2835-based board (e.g. Raspberry Pi) using the GPIO pins of the expansion header.
  455. @item @b{imx_gpio}
  456. @* A NXP i.MX-based board (e.g. Wandboard) using the GPIO pins (should work on any i.MX processor).
  457. @item @b{jtag_vpi}
  458. @* A JTAG driver acting as a client for the JTAG VPI server interface.
  459. @* Link: @url{http://github.com/fjullien/jtag_vpi}
  460. @item @b{jtag_dpi}
  461. @* A JTAG driver acting as a client for the SystemVerilog Direct Programming
  462. Interface (DPI) for JTAG devices. DPI allows OpenOCD to connect to the JTAG
  463. interface of a hardware model written in SystemVerilog, for example, on an
  464. emulation model of target hardware.
  465. @item @b{xlnx_pcie_xvc}
  466. @* A JTAG driver exposing Xilinx Virtual Cable over PCI Express to OpenOCD as JTAG/SWD interface.
  467. @item @b{linuxgpiod}
  468. @* A bitbang JTAG driver using Linux GPIO through library libgpiod.
  469. @item @b{sysfsgpio}
  470. @* A bitbang JTAG driver using Linux legacy sysfs GPIO.
  471. This is deprecated from Linux v5.3; prefer using @b{linuxgpiod}.
  472. @end itemize
  473. @node About Jim-Tcl
  474. @chapter About Jim-Tcl
  475. @cindex Jim-Tcl
  476. @cindex tcl
  477. OpenOCD uses a small ``Tcl Interpreter'' known as Jim-Tcl.
  478. This programming language provides a simple and extensible
  479. command interpreter.
  480. All commands presented in this Guide are extensions to Jim-Tcl.
  481. You can use them as simple commands, without needing to learn
  482. much of anything about Tcl.
  483. Alternatively, you can write Tcl programs with them.
  484. You can learn more about Jim at its website, @url{http://jim.tcl.tk}.
  485. There is an active and responsive community, get on the mailing list
  486. if you have any questions. Jim-Tcl maintainers also lurk on the
  487. OpenOCD mailing list.
  488. @itemize @bullet
  489. @item @b{Jim vs. Tcl}
  490. @* Jim-Tcl is a stripped down version of the well known Tcl language,
  491. which can be found here: @url{http://www.tcl.tk}. Jim-Tcl has far
  492. fewer features. Jim-Tcl is several dozens of .C files and .H files and
  493. implements the basic Tcl command set. In contrast: Tcl 8.6 is a
  494. 4.2 MB .zip file containing 1540 files.
  495. @item @b{Missing Features}
  496. @* Our practice has been: Add/clone the real Tcl feature if/when
  497. needed. We welcome Jim-Tcl improvements, not bloat. Also there
  498. are a large number of optional Jim-Tcl features that are not
  499. enabled in OpenOCD.
  500. @item @b{Scripts}
  501. @* OpenOCD configuration scripts are Jim-Tcl Scripts. OpenOCD's
  502. command interpreter today is a mixture of (newer)
  503. Jim-Tcl commands, and the (older) original command interpreter.
  504. @item @b{Commands}
  505. @* At the OpenOCD telnet command line (or via the GDB monitor command) one
  506. can type a Tcl for() loop, set variables, etc.
  507. Some of the commands documented in this guide are implemented
  508. as Tcl scripts, from a @file{startup.tcl} file internal to the server.
  509. @item @b{Historical Note}
  510. @* Jim-Tcl was introduced to OpenOCD in spring 2008. Fall 2010,
  511. before OpenOCD 0.5 release, OpenOCD switched to using Jim-Tcl
  512. as a Git submodule, which greatly simplified upgrading Jim-Tcl
  513. to benefit from new features and bugfixes in Jim-Tcl.
  514. @item @b{Need a crash course in Tcl?}
  515. @*@xref{Tcl Crash Course}.
  516. @end itemize
  517. @node Running
  518. @chapter Running
  519. @cindex command line options
  520. @cindex logfile
  521. @cindex directory search
  522. Properly installing OpenOCD sets up your operating system to grant it access
  523. to the debug adapters. On Linux, this usually involves installing a file
  524. in @file{/etc/udev/rules.d,} so OpenOCD has permissions. An example rules file
  525. that works for many common adapters is shipped with OpenOCD in the
  526. @file{contrib} directory. MS-Windows needs
  527. complex and confusing driver configuration for every peripheral. Such issues
  528. are unique to each operating system, and are not detailed in this User's Guide.
  529. Then later you will invoke the OpenOCD server, with various options to
  530. tell it how each debug session should work.
  531. The @option{--help} option shows:
  532. @verbatim
  533. bash$ openocd --help
  534. --help | -h display this help
  535. --version | -v display OpenOCD version
  536. --file | -f use configuration file <name>
  537. --search | -s dir to search for config files and scripts
  538. --debug | -d set debug level to 3
  539. | -d<n> set debug level to <level>
  540. --log_output | -l redirect log output to file <name>
  541. --command | -c run <command>
  542. @end verbatim
  543. If you don't give any @option{-f} or @option{-c} options,
  544. OpenOCD tries to read the configuration file @file{openocd.cfg}.
  545. To specify one or more different
  546. configuration files, use @option{-f} options. For example:
  547. @example
  548. openocd -f config1.cfg -f config2.cfg -f config3.cfg
  549. @end example
  550. Configuration files and scripts are searched for in
  551. @enumerate
  552. @item the current directory,
  553. @item any search dir specified on the command line using the @option{-s} option,
  554. @item any search dir specified using the @command{add_script_search_dir} command,
  555. @item a directory in the @env{OPENOCD_SCRIPTS} environment variable (if set),
  556. @item @file{%APPDATA%/OpenOCD} (only on Windows),
  557. @item @file{$HOME/Library/Preferences/org.openocd} (only on Darwin),
  558. @item @file{$XDG_CONFIG_HOME/openocd} (@env{$XDG_CONFIG_HOME} defaults to @file{$HOME/.config}),
  559. @item @file{$HOME/.openocd},
  560. @item the site wide script library @file{$pkgdatadir/site} and
  561. @item the OpenOCD-supplied script library @file{$pkgdatadir/scripts}.
  562. @end enumerate
  563. The first found file with a matching file name will be used.
  564. @quotation Note
  565. Don't try to use configuration script names or paths which
  566. include the "#" character. That character begins Tcl comments.
  567. @end quotation
  568. @section Simple setup, no customization
  569. In the best case, you can use two scripts from one of the script
  570. libraries, hook up your JTAG adapter, and start the server ... and
  571. your JTAG setup will just work "out of the box". Always try to
  572. start by reusing those scripts, but assume you'll need more
  573. customization even if this works. @xref{OpenOCD Project Setup}.
  574. If you find a script for your JTAG adapter, and for your board or
  575. target, you may be able to hook up your JTAG adapter then start
  576. the server with some variation of one of the following:
  577. @example
  578. openocd -f interface/ADAPTER.cfg -f board/MYBOARD.cfg
  579. openocd -f interface/ftdi/ADAPTER.cfg -f board/MYBOARD.cfg
  580. @end example
  581. You might also need to configure which reset signals are present,
  582. using @option{-c 'reset_config trst_and_srst'} or something similar.
  583. If all goes well you'll see output something like
  584. @example
  585. Open On-Chip Debugger 0.4.0 (2010-01-14-15:06)
  586. For bug reports, read
  587. http://openocd.org/doc/doxygen/bugs.html
  588. Info : JTAG tap: lm3s.cpu tap/device found: 0x3ba00477
  589. (mfg: 0x23b, part: 0xba00, ver: 0x3)
  590. @end example
  591. Seeing that "tap/device found" message, and no warnings, means
  592. the JTAG communication is working. That's a key milestone, but
  593. you'll probably need more project-specific setup.
  594. @section What OpenOCD does as it starts
  595. OpenOCD starts by processing the configuration commands provided
  596. on the command line or, if there were no @option{-c command} or
  597. @option{-f file.cfg} options given, in @file{openocd.cfg}.
  598. @xref{configurationstage,,Configuration Stage}.
  599. At the end of the configuration stage it verifies the JTAG scan
  600. chain defined using those commands; your configuration should
  601. ensure that this always succeeds.
  602. Normally, OpenOCD then starts running as a server.
  603. Alternatively, commands may be used to terminate the configuration
  604. stage early, perform work (such as updating some flash memory),
  605. and then shut down without acting as a server.
  606. Once OpenOCD starts running as a server, it waits for connections from
  607. clients (Telnet, GDB, RPC) and processes the commands issued through
  608. those channels.
  609. If you are having problems, you can enable internal debug messages via
  610. the @option{-d} option.
  611. Also it is possible to interleave Jim-Tcl commands w/config scripts using the
  612. @option{-c} command line switch.
  613. To enable debug output (when reporting problems or working on OpenOCD
  614. itself), use the @option{-d} command line switch. This sets the
  615. @option{debug_level} to "3", outputting the most information,
  616. including debug messages. The default setting is "2", outputting only
  617. informational messages, warnings and errors. You can also change this
  618. setting from within a telnet or gdb session using @command{debug_level<n>}
  619. (@pxref{debuglevel,,debug_level}).
  620. You can redirect all output from the server to a file using the
  621. @option{-l <logfile>} switch.
  622. Note! OpenOCD will launch the GDB & telnet server even if it can not
  623. establish a connection with the target. In general, it is possible for
  624. the JTAG controller to be unresponsive until the target is set up
  625. correctly via e.g. GDB monitor commands in a GDB init script.
  626. @node OpenOCD Project Setup
  627. @chapter OpenOCD Project Setup
  628. To use OpenOCD with your development projects, you need to do more than
  629. just connect the JTAG adapter hardware (dongle) to your development board
  630. and start the OpenOCD server.
  631. You also need to configure your OpenOCD server so that it knows
  632. about your adapter and board, and helps your work.
  633. You may also want to connect OpenOCD to GDB, possibly
  634. using Eclipse or some other GUI.
  635. @section Hooking up the JTAG Adapter
  636. Today's most common case is a dongle with a JTAG cable on one side
  637. (such as a ribbon cable with a 10-pin or 20-pin IDC connector)
  638. and a USB cable on the other.
  639. Instead of USB, some dongles use Ethernet;
  640. older ones may use a PC parallel port, or even a serial port.
  641. @enumerate
  642. @item @emph{Start with power to your target board turned off},
  643. and nothing connected to your JTAG adapter.
  644. If you're particularly paranoid, unplug power to the board.
  645. It's important to have the ground signal properly set up,
  646. unless you are using a JTAG adapter which provides
  647. galvanic isolation between the target board and the
  648. debugging host.
  649. @item @emph{Be sure it's the right kind of JTAG connector.}
  650. If your dongle has a 20-pin ARM connector, you need some kind
  651. of adapter (or octopus, see below) to hook it up to
  652. boards using 14-pin or 10-pin connectors ... or to 20-pin
  653. connectors which don't use ARM's pinout.
  654. In the same vein, make sure the voltage levels are compatible.
  655. Not all JTAG adapters have the level shifters needed to work
  656. with 1.2 Volt boards.
  657. @item @emph{Be certain the cable is properly oriented} or you might
  658. damage your board. In most cases there are only two possible
  659. ways to connect the cable.
  660. Connect the JTAG cable from your adapter to the board.
  661. Be sure it's firmly connected.
  662. In the best case, the connector is keyed to physically
  663. prevent you from inserting it wrong.
  664. This is most often done using a slot on the board's male connector
  665. housing, which must match a key on the JTAG cable's female connector.
  666. If there's no housing, then you must look carefully and
  667. make sure pin 1 on the cable hooks up to pin 1 on the board.
  668. Ribbon cables are frequently all grey except for a wire on one
  669. edge, which is red. The red wire is pin 1.
  670. Sometimes dongles provide cables where one end is an ``octopus'' of
  671. color coded single-wire connectors, instead of a connector block.
  672. These are great when converting from one JTAG pinout to another,
  673. but are tedious to set up.
  674. Use these with connector pinout diagrams to help you match up the
  675. adapter signals to the right board pins.
  676. @item @emph{Connect the adapter's other end} once the JTAG cable is connected.
  677. A USB, parallel, or serial port connector will go to the host which
  678. you are using to run OpenOCD.
  679. For Ethernet, consult the documentation and your network administrator.
  680. For USB-based JTAG adapters you have an easy sanity check at this point:
  681. does the host operating system see the JTAG adapter? If you're running
  682. Linux, try the @command{lsusb} command. If that host is an
  683. MS-Windows host, you'll need to install a driver before OpenOCD works.
  684. @item @emph{Connect the adapter's power supply, if needed.}
  685. This step is primarily for non-USB adapters,
  686. but sometimes USB adapters need extra power.
  687. @item @emph{Power up the target board.}
  688. Unless you just let the magic smoke escape,
  689. you're now ready to set up the OpenOCD server
  690. so you can use JTAG to work with that board.
  691. @end enumerate
  692. Talk with the OpenOCD server using
  693. telnet (@code{telnet localhost 4444} on many systems) or GDB.
  694. @xref{GDB and OpenOCD}.
  695. @section Project Directory
  696. There are many ways you can configure OpenOCD and start it up.
  697. A simple way to organize them all involves keeping a
  698. single directory for your work with a given board.
  699. When you start OpenOCD from that directory,
  700. it searches there first for configuration files, scripts,
  701. files accessed through semihosting,
  702. and for code you upload to the target board.
  703. It is also the natural place to write files,
  704. such as log files and data you download from the board.
  705. @section Configuration Basics
  706. There are two basic ways of configuring OpenOCD, and
  707. a variety of ways you can mix them.
  708. Think of the difference as just being how you start the server:
  709. @itemize
  710. @item Many @option{-f file} or @option{-c command} options on the command line
  711. @item No options, but a @dfn{user config file}
  712. in the current directory named @file{openocd.cfg}
  713. @end itemize
  714. Here is an example @file{openocd.cfg} file for a setup
  715. using a Signalyzer FT2232-based JTAG adapter to talk to
  716. a board with an Atmel AT91SAM7X256 microcontroller:
  717. @example
  718. source [find interface/ftdi/signalyzer.cfg]
  719. # GDB can also flash my flash!
  720. gdb_memory_map enable
  721. gdb_flash_program enable
  722. source [find target/sam7x256.cfg]
  723. @end example
  724. Here is the command line equivalent of that configuration:
  725. @example
  726. openocd -f interface/ftdi/signalyzer.cfg \
  727. -c "gdb_memory_map enable" \
  728. -c "gdb_flash_program enable" \
  729. -f target/sam7x256.cfg
  730. @end example
  731. You could wrap such long command lines in shell scripts,
  732. each supporting a different development task.
  733. One might re-flash the board with a specific firmware version.
  734. Another might set up a particular debugging or run-time environment.
  735. @quotation Important
  736. At this writing (October 2009) the command line method has
  737. problems with how it treats variables.
  738. For example, after @option{-c "set VAR value"}, or doing the
  739. same in a script, the variable @var{VAR} will have no value
  740. that can be tested in a later script.
  741. @end quotation
  742. Here we will focus on the simpler solution: one user config
  743. file, including basic configuration plus any TCL procedures
  744. to simplify your work.
  745. @section User Config Files
  746. @cindex config file, user
  747. @cindex user config file
  748. @cindex config file, overview
  749. A user configuration file ties together all the parts of a project
  750. in one place.
  751. One of the following will match your situation best:
  752. @itemize
  753. @item Ideally almost everything comes from configuration files
  754. provided by someone else.
  755. For example, OpenOCD distributes a @file{scripts} directory
  756. (probably in @file{/usr/share/openocd/scripts} on Linux).
  757. Board and tool vendors can provide these too, as can individual
  758. user sites; the @option{-s} command line option lets you say
  759. where to find these files. (@xref{Running}.)
  760. The AT91SAM7X256 example above works this way.
  761. Three main types of non-user configuration file each have their
  762. own subdirectory in the @file{scripts} directory:
  763. @enumerate
  764. @item @b{interface} -- one for each different debug adapter;
  765. @item @b{board} -- one for each different board
  766. @item @b{target} -- the chips which integrate CPUs and other JTAG TAPs
  767. @end enumerate
  768. Best case: include just two files, and they handle everything else.
  769. The first is an interface config file.
  770. The second is board-specific, and it sets up the JTAG TAPs and
  771. their GDB targets (by deferring to some @file{target.cfg} file),
  772. declares all flash memory, and leaves you nothing to do except
  773. meet your deadline:
  774. @example
  775. source [find interface/olimex-jtag-tiny.cfg]
  776. source [find board/csb337.cfg]
  777. @end example
  778. Boards with a single microcontroller often won't need more
  779. than the target config file, as in the AT91SAM7X256 example.
  780. That's because there is no external memory (flash, DDR RAM), and
  781. the board differences are encapsulated by application code.
  782. @item Maybe you don't know yet what your board looks like to JTAG.
  783. Once you know the @file{interface.cfg} file to use, you may
  784. need help from OpenOCD to discover what's on the board.
  785. Once you find the JTAG TAPs, you can just search for appropriate
  786. target and board
  787. configuration files ... or write your own, from the bottom up.
  788. @xref{autoprobing,,Autoprobing}.
  789. @item You can often reuse some standard config files but
  790. need to write a few new ones, probably a @file{board.cfg} file.
  791. You will be using commands described later in this User's Guide,
  792. and working with the guidelines in the next chapter.
  793. For example, there may be configuration files for your JTAG adapter
  794. and target chip, but you need a new board-specific config file
  795. giving access to your particular flash chips.
  796. Or you might need to write another target chip configuration file
  797. for a new chip built around the Cortex-M3 core.
  798. @quotation Note
  799. When you write new configuration files, please submit
  800. them for inclusion in the next OpenOCD release.
  801. For example, a @file{board/newboard.cfg} file will help the
  802. next users of that board, and a @file{target/newcpu.cfg}
  803. will help support users of any board using that chip.
  804. @end quotation
  805. @item
  806. You may need to write some C code.
  807. It may be as simple as supporting a new FT2232 or parport
  808. based adapter; a bit more involved, like a NAND or NOR flash
  809. controller driver; or a big piece of work like supporting
  810. a new chip architecture.
  811. @end itemize
  812. Reuse the existing config files when you can.
  813. Look first in the @file{scripts/boards} area, then @file{scripts/targets}.
  814. You may find a board configuration that's a good example to follow.
  815. When you write config files, separate the reusable parts
  816. (things every user of that interface, chip, or board needs)
  817. from ones specific to your environment and debugging approach.
  818. @itemize
  819. @item
  820. For example, a @code{gdb-attach} event handler that invokes
  821. the @command{reset init} command will interfere with debugging
  822. early boot code, which performs some of the same actions
  823. that the @code{reset-init} event handler does.
  824. @item
  825. Likewise, the @command{arm9 vector_catch} command (or
  826. @cindex vector_catch
  827. its siblings @command{xscale vector_catch}
  828. and @command{cortex_m vector_catch}) can be a time-saver
  829. during some debug sessions, but don't make everyone use that either.
  830. Keep those kinds of debugging aids in your user config file,
  831. along with messaging and tracing setup.
  832. (@xref{softwaredebugmessagesandtracing,,Software Debug Messages and Tracing}.)
  833. @item
  834. You might need to override some defaults.
  835. For example, you might need to move, shrink, or back up the target's
  836. work area if your application needs much SRAM.
  837. @item
  838. TCP/IP port configuration is another example of something which
  839. is environment-specific, and should only appear in
  840. a user config file. @xref{tcpipports,,TCP/IP Ports}.
  841. @end itemize
  842. @section Project-Specific Utilities
  843. A few project-specific utility
  844. routines may well speed up your work.
  845. Write them, and keep them in your project's user config file.
  846. For example, if you are making a boot loader work on a
  847. board, it's nice to be able to debug the ``after it's
  848. loaded to RAM'' parts separately from the finicky early
  849. code which sets up the DDR RAM controller and clocks.
  850. A script like this one, or a more GDB-aware sibling,
  851. may help:
  852. @example
  853. proc ramboot @{ @} @{
  854. # Reset, running the target's "reset-init" scripts
  855. # to initialize clocks and the DDR RAM controller.
  856. # Leave the CPU halted.
  857. reset init
  858. # Load CONFIG_SKIP_LOWLEVEL_INIT version into DDR RAM.
  859. load_image u-boot.bin 0x20000000
  860. # Start running.
  861. resume 0x20000000
  862. @}
  863. @end example
  864. Then once that code is working you will need to make it
  865. boot from NOR flash; a different utility would help.
  866. Alternatively, some developers write to flash using GDB.
  867. (You might use a similar script if you're working with a flash
  868. based microcontroller application instead of a boot loader.)
  869. @example
  870. proc newboot @{ @} @{
  871. # Reset, leaving the CPU halted. The "reset-init" event
  872. # proc gives faster access to the CPU and to NOR flash;
  873. # "reset halt" would be slower.
  874. reset init
  875. # Write standard version of U-Boot into the first two
  876. # sectors of NOR flash ... the standard version should
  877. # do the same lowlevel init as "reset-init".
  878. flash protect 0 0 1 off
  879. flash erase_sector 0 0 1
  880. flash write_bank 0 u-boot.bin 0x0
  881. flash protect 0 0 1 on
  882. # Reboot from scratch using that new boot loader.
  883. reset run
  884. @}
  885. @end example
  886. You may need more complicated utility procedures when booting
  887. from NAND.
  888. That often involves an extra bootloader stage,
  889. running from on-chip SRAM to perform DDR RAM setup so it can load
  890. the main bootloader code (which won't fit into that SRAM).
  891. Other helper scripts might be used to write production system images,
  892. involving considerably more than just a three stage bootloader.
  893. @section Target Software Changes
  894. Sometimes you may want to make some small changes to the software
  895. you're developing, to help make JTAG debugging work better.
  896. For example, in C or assembly language code you might
  897. use @code{#ifdef JTAG_DEBUG} (or its converse) around code
  898. handling issues like:
  899. @itemize @bullet
  900. @item @b{Watchdog Timers}...
  901. Watchdog timers are typically used to automatically reset systems if
  902. some application task doesn't periodically reset the timer. (The
  903. assumption is that the system has locked up if the task can't run.)
  904. When a JTAG debugger halts the system, that task won't be able to run
  905. and reset the timer ... potentially causing resets in the middle of
  906. your debug sessions.
  907. It's rarely a good idea to disable such watchdogs, since their usage
  908. needs to be debugged just like all other parts of your firmware.
  909. That might however be your only option.
  910. Look instead for chip-specific ways to stop the watchdog from counting
  911. while the system is in a debug halt state. It may be simplest to set
  912. that non-counting mode in your debugger startup scripts. You may however
  913. need a different approach when, for example, a motor could be physically
  914. damaged by firmware remaining inactive in a debug halt state. That might
  915. involve a type of firmware mode where that "non-counting" mode is disabled
  916. at the beginning then re-enabled at the end; a watchdog reset might fire
  917. and complicate the debug session, but hardware (or people) would be
  918. protected.@footnote{Note that many systems support a "monitor mode" debug
  919. that is a somewhat cleaner way to address such issues. You can think of
  920. it as only halting part of the system, maybe just one task,
  921. instead of the whole thing.
  922. At this writing, January 2010, OpenOCD based debugging does not support
  923. monitor mode debug, only "halt mode" debug.}
  924. @item @b{ARM Semihosting}...
  925. @cindex ARM semihosting
  926. When linked with a special runtime library provided with many
  927. toolchains@footnote{See chapter 8 "Semihosting" in
  928. @uref{http://infocenter.arm.com/help/topic/com.arm.doc.dui0203i/DUI0203I_rvct_developer_guide.pdf,
  929. ARM DUI 0203I}, the "RealView Compilation Tools Developer Guide".
  930. The CodeSourcery EABI toolchain also includes a semihosting library.},
  931. your target code can use I/O facilities on the debug host. That library
  932. provides a small set of system calls which are handled by OpenOCD.
  933. It can let the debugger provide your system console and a file system,
  934. helping with early debugging or providing a more capable environment
  935. for sometimes-complex tasks like installing system firmware onto
  936. NAND or SPI flash.
  937. @item @b{ARM Wait-For-Interrupt}...
  938. Many ARM chips synchronize the JTAG clock using the core clock.
  939. Low power states which stop that core clock thus prevent JTAG access.
  940. Idle loops in tasking environments often enter those low power states
  941. via the @code{WFI} instruction (or its coprocessor equivalent, before ARMv7).
  942. You may want to @emph{disable that instruction} in source code,
  943. or otherwise prevent using that state,
  944. to ensure you can get JTAG access at any time.@footnote{As a more
  945. polite alternative, some processors have special debug-oriented
  946. registers which can be used to change various features including
  947. how the low power states are clocked while debugging.
  948. The STM32 DBGMCU_CR register is an example; at the cost of extra
  949. power consumption, JTAG can be used during low power states.}
  950. For example, the OpenOCD @command{halt} command may not
  951. work for an idle processor otherwise.
  952. @item @b{Delay after reset}...
  953. Not all chips have good support for debugger access
  954. right after reset; many LPC2xxx chips have issues here.
  955. Similarly, applications that reconfigure pins used for
  956. JTAG access as they start will also block debugger access.
  957. To work with boards like this, @emph{enable a short delay loop}
  958. the first thing after reset, before "real" startup activities.
  959. For example, one second's delay is usually more than enough
  960. time for a JTAG debugger to attach, so that
  961. early code execution can be debugged
  962. or firmware can be replaced.
  963. @item @b{Debug Communications Channel (DCC)}...
  964. Some processors include mechanisms to send messages over JTAG.
  965. Many ARM cores support these, as do some cores from other vendors.
  966. (OpenOCD may be able to use this DCC internally, speeding up some
  967. operations like writing to memory.)
  968. Your application may want to deliver various debugging messages
  969. over JTAG, by @emph{linking with a small library of code}
  970. provided with OpenOCD and using the utilities there to send
  971. various kinds of message.
  972. @xref{softwaredebugmessagesandtracing,,Software Debug Messages and Tracing}.
  973. @end itemize
  974. @section Target Hardware Setup
  975. Chip vendors often provide software development boards which
  976. are highly configurable, so that they can support all options
  977. that product boards may require. @emph{Make sure that any
  978. jumpers or switches match the system configuration you are
  979. working with.}
  980. Common issues include:
  981. @itemize @bullet
  982. @item @b{JTAG setup} ...
  983. Boards may support more than one JTAG configuration.
  984. Examples include jumpers controlling pullups versus pulldowns
  985. on the nTRST and/or nSRST signals, and choice of connectors
  986. (e.g. which of two headers on the base board,
  987. or one from a daughtercard).
  988. For some Texas Instruments boards, you may need to jumper the
  989. EMU0 and EMU1 signals (which OpenOCD won't currently control).
  990. @item @b{Boot Modes} ...
  991. Complex chips often support multiple boot modes, controlled
  992. by external jumpers. Make sure this is set up correctly.
  993. For example many i.MX boards from NXP need to be jumpered
  994. to "ATX mode" to start booting using the on-chip ROM, when
  995. using second stage bootloader code stored in a NAND flash chip.
  996. Such explicit configuration is common, and not limited to
  997. booting from NAND. You might also need to set jumpers to
  998. start booting using code loaded from an MMC/SD card; external
  999. SPI flash; Ethernet, UART, or USB links; NOR flash; OneNAND
  1000. flash; some external host; or various other sources.
  1001. @item @b{Memory Addressing} ...
  1002. Boards which support multiple boot modes may also have jumpers
  1003. to configure memory addressing. One board, for example, jumpers
  1004. external chipselect 0 (used for booting) to address either
  1005. a large SRAM (which must be pre-loaded via JTAG), NOR flash,
  1006. or NAND flash. When it's jumpered to address NAND flash, that
  1007. board must also be told to start booting from on-chip ROM.
  1008. Your @file{board.cfg} file may also need to be told this jumper
  1009. configuration, so that it can know whether to declare NOR flash
  1010. using @command{flash bank} or instead declare NAND flash with
  1011. @command{nand device}; and likewise which probe to perform in
  1012. its @code{reset-init} handler.
  1013. A closely related issue is bus width. Jumpers might need to
  1014. distinguish between 8 bit or 16 bit bus access for the flash
  1015. used to start booting.
  1016. @item @b{Peripheral Access} ...
  1017. Development boards generally provide access to every peripheral
  1018. on the chip, sometimes in multiple modes (such as by providing
  1019. multiple audio codec chips).
  1020. This interacts with software
  1021. configuration of pin multiplexing, where for example a
  1022. given pin may be routed either to the MMC/SD controller
  1023. or the GPIO controller. It also often interacts with
  1024. configuration jumpers. One jumper may be used to route
  1025. signals to an MMC/SD card slot or an expansion bus (which
  1026. might in turn affect booting); others might control which
  1027. audio or video codecs are used.
  1028. @end itemize
  1029. Plus you should of course have @code{reset-init} event handlers
  1030. which set up the hardware to match that jumper configuration.
  1031. That includes in particular any oscillator or PLL used to clock
  1032. the CPU, and any memory controllers needed to access external
  1033. memory and peripherals. Without such handlers, you won't be
  1034. able to access those resources without working target firmware
  1035. which can do that setup ... this can be awkward when you're
  1036. trying to debug that target firmware. Even if there's a ROM
  1037. bootloader which handles a few issues, it rarely provides full
  1038. access to all board-specific capabilities.
  1039. @node Config File Guidelines
  1040. @chapter Config File Guidelines
  1041. This chapter is aimed at any user who needs to write a config file,
  1042. including developers and integrators of OpenOCD and any user who
  1043. needs to get a new board working smoothly.
  1044. It provides guidelines for creating those files.
  1045. You should find the following directories under
  1046. @t{$(INSTALLDIR)/scripts}, with config files maintained upstream. Use
  1047. them as-is where you can; or as models for new files.
  1048. @itemize @bullet
  1049. @item @file{interface} ...
  1050. These are for debug adapters. Files that specify configuration to use
  1051. specific JTAG, SWD and other adapters go here.
  1052. @item @file{board} ...
  1053. Think Circuit Board, PWA, PCB, they go by many names. Board files
  1054. contain initialization items that are specific to a board.
  1055. They reuse target configuration files, since the same
  1056. microprocessor chips are used on many boards,
  1057. but support for external parts varies widely. For
  1058. example, the SDRAM initialization sequence for the board, or the type
  1059. of external flash and what address it uses. Any initialization
  1060. sequence to enable that external flash or SDRAM should be found in the
  1061. board file. Boards may also contain multiple targets: two CPUs; or
  1062. a CPU and an FPGA.
  1063. @item @file{target} ...
  1064. Think chip. The ``target'' directory represents the JTAG TAPs
  1065. on a chip
  1066. which OpenOCD should control, not a board. Two common types of targets
  1067. are ARM chips and FPGA or CPLD chips.
  1068. When a chip has multiple TAPs (maybe it has both ARM and DSP cores),
  1069. the target config file defines all of them.
  1070. @item @emph{more} ... browse for other library files which may be useful.
  1071. For example, there are various generic and CPU-specific utilities.
  1072. @end itemize
  1073. The @file{openocd.cfg} user config
  1074. file may override features in any of the above files by
  1075. setting variables before sourcing the target file, or by adding
  1076. commands specific to their situation.
  1077. @section Interface Config Files
  1078. The user config file
  1079. should be able to source one of these files with a command like this:
  1080. @example
  1081. source [find interface/FOOBAR.cfg]
  1082. @end example
  1083. A preconfigured interface file should exist for every debug adapter
  1084. in use today with OpenOCD.
  1085. That said, perhaps some of these config files
  1086. have only been used by the developer who created it.
  1087. A separate chapter gives information about how to set these up.
  1088. @xref{Debug Adapter Configuration}.
  1089. Read the OpenOCD source code (and Developer's Guide)
  1090. if you have a new kind of hardware interface
  1091. and need to provide a driver for it.
  1092. @section Board Config Files
  1093. @cindex config file, board
  1094. @cindex board config file
  1095. The user config file
  1096. should be able to source one of these files with a command like this:
  1097. @example
  1098. source [find board/FOOBAR.cfg]
  1099. @end example
  1100. The point of a board config file is to package everything
  1101. about a given board that user config files need to know.
  1102. In summary the board files should contain (if present)
  1103. @enumerate
  1104. @item One or more @command{source [find target/...cfg]} statements
  1105. @item NOR flash configuration (@pxref{norconfiguration,,NOR Configuration})
  1106. @item NAND flash configuration (@pxref{nandconfiguration,,NAND Configuration})
  1107. @item Target @code{reset} handlers for SDRAM and I/O configuration
  1108. @item JTAG adapter reset configuration (@pxref{Reset Configuration})
  1109. @item All things that are not ``inside a chip''
  1110. @end enumerate
  1111. Generic things inside target chips belong in target config files,
  1112. not board config files. So for example a @code{reset-init} event
  1113. handler should know board-specific oscillator and PLL parameters,
  1114. which it passes to target-specific utility code.
  1115. The most complex task of a board config file is creating such a
  1116. @code{reset-init} event handler.
  1117. Define those handlers last, after you verify the rest of the board
  1118. configuration works.
  1119. @subsection Communication Between Config files
  1120. In addition to target-specific utility code, another way that
  1121. board and target config files communicate is by following a
  1122. convention on how to use certain variables.
  1123. The full Tcl/Tk language supports ``namespaces'', but Jim-Tcl does not.
  1124. Thus the rule we follow in OpenOCD is this: Variables that begin with
  1125. a leading underscore are temporary in nature, and can be modified and
  1126. used at will within a target configuration file.
  1127. Complex board config files can do the things like this,
  1128. for a board with three chips:
  1129. @example
  1130. # Chip #1: PXA270 for network side, big endian
  1131. set CHIPNAME network
  1132. set ENDIAN big
  1133. source [find target/pxa270.cfg]
  1134. # on return: _TARGETNAME = network.cpu
  1135. # other commands can refer to the "network.cpu" target.
  1136. $_TARGETNAME configure .... events for this CPU..
  1137. # Chip #2: PXA270 for video side, little endian
  1138. set CHIPNAME video
  1139. set ENDIAN little
  1140. source [find target/pxa270.cfg]
  1141. # on return: _TARGETNAME = video.cpu
  1142. # other commands can refer to the "video.cpu" target.
  1143. $_TARGETNAME configure .... events for this CPU..
  1144. # Chip #3: Xilinx FPGA for glue logic
  1145. set CHIPNAME xilinx
  1146. unset ENDIAN
  1147. source [find target/spartan3.cfg]
  1148. @end example
  1149. That example is oversimplified because it doesn't show any flash memory,
  1150. or the @code{reset-init} event handlers to initialize external DRAM
  1151. or (assuming it needs it) load a configuration into the FPGA.
  1152. Such features are usually needed for low-level work with many boards,
  1153. where ``low level'' implies that the board initialization software may
  1154. not be working. (That's a common reason to need JTAG tools. Another
  1155. is to enable working with microcontroller-based systems, which often
  1156. have no debugging support except a JTAG connector.)
  1157. Target config files may also export utility functions to board and user
  1158. config files. Such functions should use name prefixes, to help avoid
  1159. naming collisions.
  1160. Board files could also accept input variables from user config files.
  1161. For example, there might be a @code{J4_JUMPER} setting used to identify
  1162. what kind of flash memory a development board is using, or how to set
  1163. up other clocks and peripherals.
  1164. @subsection Variable Naming Convention
  1165. @cindex variable names
  1166. Most boards have only one instance of a chip.
  1167. However, it should be easy to create a board with more than
  1168. one such chip (as shown above).
  1169. Accordingly, we encourage these conventions for naming
  1170. variables associated with different @file{target.cfg} files,
  1171. to promote consistency and
  1172. so that board files can override target defaults.
  1173. Inputs to target config files include:
  1174. @itemize @bullet
  1175. @item @code{CHIPNAME} ...
  1176. This gives a name to the overall chip, and is used as part of
  1177. tap identifier dotted names.
  1178. While the default is normally provided by the chip manufacturer,
  1179. board files may need to distinguish between instances of a chip.
  1180. @item @code{ENDIAN} ...
  1181. By default @option{little} - although chips may hard-wire @option{big}.
  1182. Chips that can't change endianness don't need to use this variable.
  1183. @item @code{CPUTAPID} ...
  1184. When OpenOCD examines the JTAG chain, it can be told verify the
  1185. chips against the JTAG IDCODE register.
  1186. The target file will hold one or more defaults, but sometimes the
  1187. chip in a board will use a different ID (perhaps a newer revision).
  1188. @end itemize
  1189. Outputs from target config files include:
  1190. @itemize @bullet
  1191. @item @code{_TARGETNAME} ...
  1192. By convention, this variable is created by the target configuration
  1193. script. The board configuration file may make use of this variable to
  1194. configure things like a ``reset init'' script, or other things
  1195. specific to that board and that target.
  1196. If the chip has 2 targets, the names are @code{_TARGETNAME0},
  1197. @code{_TARGETNAME1}, ... etc.
  1198. @end itemize
  1199. @subsection The reset-init Event Handler
  1200. @cindex event, reset-init
  1201. @cindex reset-init handler
  1202. Board config files run in the OpenOCD configuration stage;
  1203. they can't use TAPs or targets, since they haven't been
  1204. fully set up yet.
  1205. This means you can't write memory or access chip registers;
  1206. you can't even verify that a flash chip is present.
  1207. That's done later in event handlers, of which the target @code{reset-init}
  1208. handler is one of the most important.
  1209. Except on microcontrollers, the basic job of @code{reset-init} event
  1210. handlers is setting up flash and DRAM, as normally handled by boot loaders.
  1211. Microcontrollers rarely use boot loaders; they run right out of their
  1212. on-chip flash and SRAM memory. But they may want to use one of these
  1213. handlers too, if just for developer convenience.
  1214. @quotation Note
  1215. Because this is so very board-specific, and chip-specific, no examples
  1216. are included here.
  1217. Instead, look at the board config files distributed with OpenOCD.
  1218. If you have a boot loader, its source code will help; so will
  1219. configuration files for other JTAG tools
  1220. (@pxref{translatingconfigurationfiles,,Translating Configuration Files}).
  1221. @end quotation
  1222. Some of this code could probably be shared between different boards.
  1223. For example, setting up a DRAM controller often doesn't differ by
  1224. much except the bus width (16 bits or 32?) and memory timings, so a
  1225. reusable TCL procedure loaded by the @file{target.cfg} file might take
  1226. those as parameters.
  1227. Similarly with oscillator, PLL, and clock setup;
  1228. and disabling the watchdog.
  1229. Structure the code cleanly, and provide comments to help
  1230. the next developer doing such work.
  1231. (@emph{You might be that next person} trying to reuse init code!)
  1232. The last thing normally done in a @code{reset-init} handler is probing
  1233. whatever flash memory was configured. For most chips that needs to be
  1234. done while the associated target is halted, either because JTAG memory
  1235. access uses the CPU or to prevent conflicting CPU access.
  1236. @subsection JTAG Clock Rate
  1237. Before your @code{reset-init} handler has set up
  1238. the PLLs and clocking, you may need to run with
  1239. a low JTAG clock rate.
  1240. @xref{jtagspeed,,JTAG Speed}.
  1241. Then you'd increase that rate after your handler has
  1242. made it possible to use the faster JTAG clock.
  1243. When the initial low speed is board-specific, for example
  1244. because it depends on a board-specific oscillator speed, then
  1245. you should probably set it up in the board config file;
  1246. if it's target-specific, it belongs in the target config file.
  1247. For most ARM-based processors the fastest JTAG clock@footnote{A FAQ
  1248. @uref{http://www.arm.com/support/faqdev/4170.html} gives details.}
  1249. is one sixth of the CPU clock; or one eighth for ARM11 cores.
  1250. Consult chip documentation to determine the peak JTAG clock rate,
  1251. which might be less than that.
  1252. @quotation Warning
  1253. On most ARMs, JTAG clock detection is coupled to the core clock, so
  1254. software using a @option{wait for interrupt} operation blocks JTAG access.
  1255. Adaptive clocking provides a partial workaround, but a more complete
  1256. solution just avoids using that instruction with JTAG debuggers.
  1257. @end quotation
  1258. If both the chip and the board support adaptive clocking,
  1259. use the @command{jtag_rclk}
  1260. command, in case your board is used with JTAG adapter which
  1261. also supports it. Otherwise use @command{adapter speed}.
  1262. Set the slow rate at the beginning of the reset sequence,
  1263. and the faster rate as soon as the clocks are at full speed.
  1264. @anchor{theinitboardprocedure}
  1265. @subsection The init_board procedure
  1266. @cindex init_board procedure
  1267. The concept of @code{init_board} procedure is very similar to @code{init_targets}
  1268. (@xref{theinittargetsprocedure,,The init_targets procedure}.) - it's a replacement of ``linear''
  1269. configuration scripts. This procedure is meant to be executed when OpenOCD enters run stage
  1270. (@xref{enteringtherunstage,,Entering the Run Stage},) after @code{init_targets}. The idea to have
  1271. separate @code{init_targets} and @code{init_board} procedures is to allow the first one to configure
  1272. everything target specific (internal flash, internal RAM, etc.) and the second one to configure
  1273. everything board specific (reset signals, chip frequency, reset-init event handler, external memory, etc.).
  1274. Additionally ``linear'' board config file will most likely fail when target config file uses
  1275. @code{init_targets} scheme (``linear'' script is executed before @code{init} and @code{init_targets} - after),
  1276. so separating these two configuration stages is very convenient, as the easiest way to overcome this
  1277. problem is to convert board config file to use @code{init_board} procedure. Board config scripts don't
  1278. need to override @code{init_targets} defined in target config files when they only need to add some specifics.
  1279. Just as @code{init_targets}, the @code{init_board} procedure can be overridden by ``next level'' script (which sources
  1280. the original), allowing greater code reuse.
  1281. @example
  1282. ### board_file.cfg ###
  1283. # source target file that does most of the config in init_targets
  1284. source [find target/target.cfg]
  1285. proc enable_fast_clock @{@} @{
  1286. # enables fast on-board clock source
  1287. # configures the chip to use it
  1288. @}
  1289. # initialize only board specifics - reset, clock, adapter frequency
  1290. proc init_board @{@} @{
  1291. reset_config trst_and_srst trst_pulls_srst
  1292. $_TARGETNAME configure -event reset-start @{
  1293. adapter speed 100
  1294. @}
  1295. $_TARGETNAME configure -event reset-init @{
  1296. enable_fast_clock
  1297. adapter speed 10000
  1298. @}
  1299. @}
  1300. @end example
  1301. @section Target Config Files
  1302. @cindex config file, target
  1303. @cindex target config file
  1304. Board config files communicate with target config files using
  1305. naming conventions as described above, and may source one or
  1306. more target config files like this:
  1307. @example
  1308. source [find target/FOOBAR.cfg]
  1309. @end example
  1310. The point of a target config file is to package everything
  1311. about a given chip that board config files need to know.
  1312. In summary the target files should contain
  1313. @enumerate
  1314. @item Set defaults
  1315. @item Add TAPs to the scan chain
  1316. @item Add CPU targets (includes GDB support)
  1317. @item CPU/Chip/CPU-Core specific features
  1318. @item On-Chip flash
  1319. @end enumerate
  1320. As a rule of thumb, a target file sets up only one chip.
  1321. For a microcontroller, that will often include a single TAP,
  1322. which is a CPU needing a GDB target, and its on-chip flash.
  1323. More complex chips may include multiple TAPs, and the target
  1324. config file may need to define them all before OpenOCD
  1325. can talk to the chip.
  1326. For example, some phone chips have JTAG scan chains that include
  1327. an ARM core for operating system use, a DSP,
  1328. another ARM core embedded in an image processing engine,
  1329. and other processing engines.
  1330. @subsection Default Value Boiler Plate Code
  1331. All target configuration files should start with code like this,
  1332. letting board config files express environment-specific
  1333. differences in how things should be set up.
  1334. @example
  1335. # Boards may override chip names, perhaps based on role,
  1336. # but the default should match what the vendor uses
  1337. if @{ [info exists CHIPNAME] @} @{
  1338. set _CHIPNAME $CHIPNAME
  1339. @} else @{
  1340. set _CHIPNAME sam7x256
  1341. @}
  1342. # ONLY use ENDIAN with targets that can change it.
  1343. if @{ [info exists ENDIAN] @} @{
  1344. set _ENDIAN $ENDIAN
  1345. @} else @{
  1346. set _ENDIAN little
  1347. @}
  1348. # TAP identifiers may change as chips mature, for example with
  1349. # new revision fields (the "3" here). Pick a good default; you
  1350. # can pass several such identifiers to the "jtag newtap" command.
  1351. if @{ [info exists CPUTAPID ] @} @{
  1352. set _CPUTAPID $CPUTAPID
  1353. @} else @{
  1354. set _CPUTAPID 0x3f0f0f0f
  1355. @}
  1356. @end example
  1357. @c but 0x3f0f0f0f is for an str73x part ...
  1358. @emph{Remember:} Board config files may include multiple target
  1359. config files, or the same target file multiple times
  1360. (changing at least @code{CHIPNAME}).
  1361. Likewise, the target configuration file should define
  1362. @code{_TARGETNAME} (or @code{_TARGETNAME0} etc) and
  1363. use it later on when defining debug targets:
  1364. @example
  1365. set _TARGETNAME $_CHIPNAME.cpu
  1366. target create $_TARGETNAME arm7tdmi -chain-position $_TARGETNAME
  1367. @end example
  1368. @subsection Adding TAPs to the Scan Chain
  1369. After the ``defaults'' are set up,
  1370. add the TAPs on each chip to the JTAG scan chain.
  1371. @xref{TAP Declaration}, and the naming convention
  1372. for taps.
  1373. In the simplest case the chip has only one TAP,
  1374. probably for a CPU or FPGA.
  1375. The config file for the Atmel AT91SAM7X256
  1376. looks (in part) like this:
  1377. @example
  1378. jtag newtap $_CHIPNAME cpu -irlen 4 -expected-id $_CPUTAPID
  1379. @end example
  1380. A board with two such at91sam7 chips would be able
  1381. to source such a config file twice, with different
  1382. values for @code{CHIPNAME}, so
  1383. it adds a different TAP each time.
  1384. If there are nonzero @option{-expected-id} values,
  1385. OpenOCD attempts to verify the actual tap id against those values.
  1386. It will issue error messages if there is mismatch, which
  1387. can help to pinpoint problems in OpenOCD configurations.
  1388. @example
  1389. JTAG tap: sam7x256.cpu tap/device found: 0x3f0f0f0f
  1390. (Manufacturer: 0x787, Part: 0xf0f0, Version: 0x3)
  1391. ERROR: Tap: sam7x256.cpu - Expected id: 0x12345678, Got: 0x3f0f0f0f
  1392. ERROR: expected: mfg: 0x33c, part: 0x2345, ver: 0x1
  1393. ERROR: got: mfg: 0x787, part: 0xf0f0, ver: 0x3
  1394. @end example
  1395. There are more complex examples too, with chips that have
  1396. multiple TAPs. Ones worth looking at include:
  1397. @itemize
  1398. @item @file{target/omap3530.cfg} -- with disabled ARM and DSP,
  1399. plus a JRC to enable them
  1400. @item @file{target/str912.cfg} -- with flash, CPU, and boundary scan
  1401. @item @file{target/ti_dm355.cfg} -- with ETM, ARM, and JRC (this JRC
  1402. is not currently used)
  1403. @end itemize
  1404. @subsection Add CPU targets
  1405. After adding a TAP for a CPU, you should set it up so that
  1406. GDB and other commands can use it.
  1407. @xref{CPU Configuration}.
  1408. For the at91sam7 example above, the command can look like this;
  1409. note that @code{$_ENDIAN} is not needed, since OpenOCD defaults
  1410. to little endian, and this chip doesn't support changing that.
  1411. @example
  1412. set _TARGETNAME $_CHIPNAME.cpu
  1413. target create $_TARGETNAME arm7tdmi -chain-position $_TARGETNAME
  1414. @end example
  1415. Work areas are small RAM areas associated with CPU targets.
  1416. They are used by OpenOCD to speed up downloads,
  1417. and to download small snippets of code to program flash chips.
  1418. If the chip includes a form of ``on-chip-ram'' - and many do - define
  1419. a work area if you can.
  1420. Again using the at91sam7 as an example, this can look like:
  1421. @example
  1422. $_TARGETNAME configure -work-area-phys 0x00200000 \
  1423. -work-area-size 0x4000 -work-area-backup 0
  1424. @end example
  1425. @anchor{definecputargetsworkinginsmp}
  1426. @subsection Define CPU targets working in SMP
  1427. @cindex SMP
  1428. After setting targets, you can define a list of targets working in SMP.
  1429. @example
  1430. set _TARGETNAME_1 $_CHIPNAME.cpu1
  1431. set _TARGETNAME_2 $_CHIPNAME.cpu2
  1432. target create $_TARGETNAME_1 cortex_a -chain-position $_CHIPNAME.dap \
  1433. -coreid 0 -dbgbase $_DAP_DBG1
  1434. target create $_TARGETNAME_2 cortex_a -chain-position $_CHIPNAME.dap \
  1435. -coreid 1 -dbgbase $_DAP_DBG2
  1436. #define 2 targets working in smp.
  1437. target smp $_CHIPNAME.cpu2 $_CHIPNAME.cpu1
  1438. @end example
  1439. In the above example on cortex_a, 2 cpus are working in SMP.
  1440. In SMP only one GDB instance is created and :
  1441. @itemize @bullet
  1442. @item a set of hardware breakpoint sets the same breakpoint on all targets in the list.
  1443. @item halt command triggers the halt of all targets in the list.
  1444. @item resume command triggers the write context and the restart of all targets in the list.
  1445. @item following a breakpoint: the target stopped by the breakpoint is displayed to the GDB session.
  1446. @item dedicated GDB serial protocol packets are implemented for switching/retrieving the target
  1447. displayed by the GDB session @pxref{usingopenocdsmpwithgdb,,Using OpenOCD SMP with GDB}.
  1448. @end itemize
  1449. The SMP behaviour can be disabled/enabled dynamically. On cortex_a following
  1450. command have been implemented.
  1451. @itemize @bullet
  1452. @item cortex_a smp on : enable SMP mode, behaviour is as described above.
  1453. @item cortex_a smp off : disable SMP mode, the current target is the one
  1454. displayed in the GDB session, only this target is now controlled by GDB
  1455. session. This behaviour is useful during system boot up.
  1456. @item cortex_a smp : display current SMP mode.
  1457. @item cortex_a smp_gdb : display/fix the core id displayed in GDB session see
  1458. following example.
  1459. @end itemize
  1460. @example
  1461. >cortex_a smp_gdb
  1462. gdb coreid 0 -> -1
  1463. #0 : coreid 0 is displayed to GDB ,
  1464. #-> -1 : next resume triggers a real resume
  1465. > cortex_a smp_gdb 1
  1466. gdb coreid 0 -> 1
  1467. #0 :coreid 0 is displayed to GDB ,
  1468. #->1 : next resume displays coreid 1 to GDB
  1469. > resume
  1470. > cortex_a smp_gdb
  1471. gdb coreid 1 -> 1
  1472. #1 :coreid 1 is displayed to GDB ,
  1473. #->1 : next resume displays coreid 1 to GDB
  1474. > cortex_a smp_gdb -1
  1475. gdb coreid 1 -> -1
  1476. #1 :coreid 1 is displayed to GDB,
  1477. #->-1 : next resume triggers a real resume
  1478. @end example
  1479. @subsection Chip Reset Setup
  1480. As a rule, you should put the @command{reset_config} command
  1481. into the board file. Most things you think you know about a
  1482. chip can be tweaked by the board.
  1483. Some chips have specific ways the TRST and SRST signals are
  1484. managed. In the unusual case that these are @emph{chip specific}
  1485. and can never be changed by board wiring, they could go here.
  1486. For example, some chips can't support JTAG debugging without
  1487. both signals.
  1488. Provide a @code{reset-assert} event handler if you can.
  1489. Such a handler uses JTAG operations to reset the target,
  1490. letting this target config be used in systems which don't
  1491. provide the optional SRST signal, or on systems where you
  1492. don't want to reset all targets at once.
  1493. Such a handler might write to chip registers to force a reset,
  1494. use a JRC to do that (preferable -- the target may be wedged!),
  1495. or force a watchdog timer to trigger.
  1496. (For Cortex-M targets, this is not necessary. The target
  1497. driver knows how to use trigger an NVIC reset when SRST is
  1498. not available.)
  1499. Some chips need special attention during reset handling if
  1500. they're going to be used with JTAG.
  1501. An example might be needing to send some commands right
  1502. after the target's TAP has been reset, providing a
  1503. @code{reset-deassert-post} event handler that writes a chip
  1504. register to report that JTAG debugging is being done.
  1505. Another would be reconfiguring the watchdog so that it stops
  1506. counting while the core is halted in the debugger.
  1507. JTAG clocking constraints often change during reset, and in
  1508. some cases target config files (rather than board config files)
  1509. are the right places to handle some of those issues.
  1510. For example, immediately after reset most chips run using a
  1511. slower clock than they will use later.
  1512. That means that after reset (and potentially, as OpenOCD
  1513. first starts up) they must use a slower JTAG clock rate
  1514. than they will use later.
  1515. @xref{jtagspeed,,JTAG Speed}.
  1516. @quotation Important
  1517. When you are debugging code that runs right after chip
  1518. reset, getting these issues right is critical.
  1519. In particular, if you see intermittent failures when
  1520. OpenOCD verifies the scan chain after reset,
  1521. look at how you are setting up JTAG clocking.
  1522. @end quotation
  1523. @anchor{theinittargetsprocedure}
  1524. @subsection The init_targets procedure
  1525. @cindex init_targets procedure
  1526. Target config files can either be ``linear'' (script executed line-by-line when parsed in
  1527. configuration stage, @xref{configurationstage,,Configuration Stage},) or they can contain a special
  1528. procedure called @code{init_targets}, which will be executed when entering run stage
  1529. (after parsing all config files or after @code{init} command, @xref{enteringtherunstage,,Entering the Run Stage}.)
  1530. Such procedure can be overridden by ``next level'' script (which sources the original).
  1531. This concept facilitates code reuse when basic target config files provide generic configuration
  1532. procedures and @code{init_targets} procedure, which can then be sourced and enhanced or changed in
  1533. a ``more specific'' target config file. This is not possible with ``linear'' config scripts,
  1534. because sourcing them executes every initialization commands they provide.
  1535. @example
  1536. ### generic_file.cfg ###
  1537. proc setup_my_chip @{chip_name flash_size ram_size@} @{
  1538. # basic initialization procedure ...
  1539. @}
  1540. proc init_targets @{@} @{
  1541. # initializes generic chip with 4kB of flash and 1kB of RAM
  1542. setup_my_chip MY_GENERIC_CHIP 4096 1024
  1543. @}
  1544. ### specific_file.cfg ###
  1545. source [find target/generic_file.cfg]
  1546. proc init_targets @{@} @{
  1547. # initializes specific chip with 128kB of flash and 64kB of RAM
  1548. setup_my_chip MY_CHIP_WITH_128K_FLASH_64KB_RAM 131072 65536
  1549. @}
  1550. @end example
  1551. The easiest way to convert ``linear'' config files to @code{init_targets} version is to
  1552. enclose every line of ``code'' (i.e. not @code{source} commands, procedures, etc.) in this procedure.
  1553. For an example of this scheme see LPC2000 target config files.
  1554. The @code{init_boards} procedure is a similar concept concerning board config files
  1555. (@xref{theinitboardprocedure,,The init_board procedure}.)
  1556. @anchor{theinittargeteventsprocedure}
  1557. @subsection The init_target_events procedure
  1558. @cindex init_target_events procedure
  1559. A special procedure called @code{init_target_events} is run just after
  1560. @code{init_targets} (@xref{theinittargetsprocedure,,The init_targets
  1561. procedure}.) and before @code{init_board}
  1562. (@xref{theinitboardprocedure,,The init_board procedure}.) It is used
  1563. to set up default target events for the targets that do not have those
  1564. events already assigned.
  1565. @subsection ARM Core Specific Hacks
  1566. If the chip has a DCC, enable it. If the chip is an ARM9 with some
  1567. special high speed download features - enable it.
  1568. If present, the MMU, the MPU and the CACHE should be disabled.
  1569. Some ARM cores are equipped with trace support, which permits
  1570. examination of the instruction and data bus activity. Trace
  1571. activity is controlled through an ``Embedded Trace Module'' (ETM)
  1572. on one of the core's scan chains. The ETM emits voluminous data
  1573. through a ``trace port''. (@xref{armhardwaretracing,,ARM Hardware Tracing}.)
  1574. If you are using an external trace port,
  1575. configure it in your board config file.
  1576. If you are using an on-chip ``Embedded Trace Buffer'' (ETB),
  1577. configure it in your target config file.
  1578. @example
  1579. etm config $_TARGETNAME 16 normal full etb
  1580. etb config $_TARGETNAME $_CHIPNAME.etb
  1581. @end example
  1582. @subsection Internal Flash Configuration
  1583. This applies @b{ONLY TO MICROCONTROLLERS} that have flash built in.
  1584. @b{Never ever} in the ``target configuration file'' define any type of
  1585. flash that is external to the chip. (For example a BOOT flash on
  1586. Chip Select 0.) Such flash information goes in a board file - not
  1587. the TARGET (chip) file.
  1588. Examples:
  1589. @itemize @bullet
  1590. @item at91sam7x256 - has 256K flash YES enable it.
  1591. @item str912 - has flash internal YES enable it.
  1592. @item imx27 - uses boot flash on CS0 - it goes in the board file.
  1593. @item pxa270 - again - CS0 flash - it goes in the board file.
  1594. @end itemize
  1595. @anchor{translatingconfigurationfiles}
  1596. @section Translating Configuration Files
  1597. @cindex translation
  1598. If you have a configuration file for another hardware debugger
  1599. or toolset (Abatron, BDI2000, BDI3000, CCS,
  1600. Lauterbach, SEGGER, Macraigor, etc.), translating
  1601. it into OpenOCD syntax is often quite straightforward. The most tricky
  1602. part of creating a configuration script is oftentimes the reset init
  1603. sequence where e.g. PLLs, DRAM and the like is set up.
  1604. One trick that you can use when translating is to write small
  1605. Tcl procedures to translate the syntax into OpenOCD syntax. This
  1606. can avoid manual translation errors and make it easier to
  1607. convert other scripts later on.
  1608. Example of transforming quirky arguments to a simple search and
  1609. replace job:
  1610. @example
  1611. # Lauterbach syntax(?)
  1612. #
  1613. # Data.Set c15:0x042f %long 0x40000015
  1614. #
  1615. # OpenOCD syntax when using procedure below.
  1616. #
  1617. # setc15 0x01 0x00050078
  1618. proc setc15 @{regs value@} @{
  1619. global TARGETNAME
  1620. echo [format "set p15 0x%04x, 0x%08x" $regs $value]
  1621. arm mcr 15 [expr ($regs>>12)&0x7] \
  1622. [expr ($regs>>0)&0xf] [expr ($regs>>4)&0xf] \
  1623. [expr ($regs>>8)&0x7] $value
  1624. @}
  1625. @end example
  1626. @node Server Configuration
  1627. @chapter Server Configuration
  1628. @cindex initialization
  1629. The commands here are commonly found in the openocd.cfg file and are
  1630. used to specify what TCP/IP ports are used, and how GDB should be
  1631. supported.
  1632. @anchor{configurationstage}
  1633. @section Configuration Stage
  1634. @cindex configuration stage
  1635. @cindex config command
  1636. When the OpenOCD server process starts up, it enters a
  1637. @emph{configuration stage} which is the only time that
  1638. certain commands, @emph{configuration commands}, may be issued.
  1639. Normally, configuration commands are only available
  1640. inside startup scripts.
  1641. In this manual, the definition of a configuration command is
  1642. presented as a @emph{Config Command}, not as a @emph{Command}
  1643. which may be issued interactively.
  1644. The runtime @command{help} command also highlights configuration
  1645. commands, and those which may be issued at any time.
  1646. Those configuration commands include declaration of TAPs,
  1647. flash banks,
  1648. the interface used for JTAG communication,
  1649. and other basic setup.
  1650. The server must leave the configuration stage before it
  1651. may access or activate TAPs.
  1652. After it leaves this stage, configuration commands may no
  1653. longer be issued.
  1654. @anchor{enteringtherunstage}
  1655. @section Entering the Run Stage
  1656. The first thing OpenOCD does after leaving the configuration
  1657. stage is to verify that it can talk to the scan chain
  1658. (list of TAPs) which has been configured.
  1659. It will warn if it doesn't find TAPs it expects to find,
  1660. or finds TAPs that aren't supposed to be there.
  1661. You should see no errors at this point.
  1662. If you see errors, resolve them by correcting the
  1663. commands you used to configure the server.
  1664. Common errors include using an initial JTAG speed that's too
  1665. fast, and not providing the right IDCODE values for the TAPs
  1666. on the scan chain.
  1667. Once OpenOCD has entered the run stage, a number of commands
  1668. become available.
  1669. A number of these relate to the debug targets you may have declared.
  1670. For example, the @command{mww} command will not be available until
  1671. a target has been successfully instantiated.
  1672. If you want to use those commands, you may need to force
  1673. entry to the run stage.
  1674. @deffn {Config Command} {init}
  1675. This command terminates the configuration stage and
  1676. enters the run stage. This helps when you need to have
  1677. the startup scripts manage tasks such as resetting the target,
  1678. programming flash, etc. To reset the CPU upon startup, add "init" and
  1679. "reset" at the end of the config script or at the end of the OpenOCD
  1680. command line using the @option{-c} command line switch.
  1681. If this command does not appear in any startup/configuration file
  1682. OpenOCD executes the command for you after processing all
  1683. configuration files and/or command line options.
  1684. @b{NOTE:} This command normally occurs at or near the end of your
  1685. openocd.cfg file to force OpenOCD to ``initialize'' and make the
  1686. targets ready. For example: If your openocd.cfg file needs to
  1687. read/write memory on your target, @command{init} must occur before
  1688. the memory read/write commands. This includes @command{nand probe}.
  1689. @end deffn
  1690. @deffn {Overridable Procedure} {jtag_init}
  1691. This is invoked at server startup to verify that it can talk
  1692. to the scan chain (list of TAPs) which has been configured.
  1693. The default implementation first tries @command{jtag arp_init},
  1694. which uses only a lightweight JTAG reset before examining the
  1695. scan chain.
  1696. If that fails, it tries again, using a harder reset
  1697. from the overridable procedure @command{init_reset}.
  1698. Implementations must have verified the JTAG scan chain before
  1699. they return.
  1700. This is done by calling @command{jtag arp_init}
  1701. (or @command{jtag arp_init-reset}).
  1702. @end deffn
  1703. @anchor{tcpipports}
  1704. @section TCP/IP Ports
  1705. @cindex TCP port
  1706. @cindex server
  1707. @cindex port
  1708. @cindex security
  1709. The OpenOCD server accepts remote commands in several syntaxes.
  1710. Each syntax uses a different TCP/IP port, which you may specify
  1711. only during configuration (before those ports are opened).
  1712. For reasons including security, you may wish to prevent remote
  1713. access using one or more of these ports.
  1714. In such cases, just specify the relevant port number as "disabled".
  1715. If you disable all access through TCP/IP, you will need to
  1716. use the command line @option{-pipe} option.
  1717. @anchor{gdb_port}
  1718. @deffn {Config Command} {gdb_port} [number]
  1719. @cindex GDB server
  1720. Normally gdb listens to a TCP/IP port, but GDB can also
  1721. communicate via pipes(stdin/out or named pipes). The name
  1722. "gdb_port" stuck because it covers probably more than 90% of
  1723. the normal use cases.
  1724. No arguments reports GDB port. "pipe" means listen to stdin
  1725. output to stdout, an integer is base port number, "disabled"
  1726. disables the gdb server.
  1727. When using "pipe", also use log_output to redirect the log
  1728. output to a file so as not to flood the stdin/out pipes.
  1729. Any other string is interpreted as named pipe to listen to.
  1730. Output pipe is the same name as input pipe, but with 'o' appended,
  1731. e.g. /var/gdb, /var/gdbo.
  1732. The GDB port for the first target will be the base port, the
  1733. second target will listen on gdb_port + 1, and so on.
  1734. When not specified during the configuration stage,
  1735. the port @var{number} defaults to 3333.
  1736. When @var{number} is not a numeric value, incrementing it to compute
  1737. the next port number does not work. In this case, specify the proper
  1738. @var{number} for each target by using the option @code{-gdb-port} of the
  1739. commands @command{target create} or @command{$target_name configure}.
  1740. @xref{gdbportoverride,,option -gdb-port}.
  1741. Note: when using "gdb_port pipe", increasing the default remote timeout in
  1742. gdb (with 'set remotetimeout') is recommended. An insufficient timeout may
  1743. cause initialization to fail with "Unknown remote qXfer reply: OK".
  1744. @end deffn
  1745. @deffn {Config Command} {tcl_port} [number]
  1746. Specify or query the port used for a simplified RPC
  1747. connection that can be used by clients to issue TCL commands and get the
  1748. output from the Tcl engine.
  1749. Intended as a machine interface.
  1750. When not specified during the configuration stage,
  1751. the port @var{number} defaults to 6666.
  1752. When specified as "disabled", this service is not activated.
  1753. @end deffn
  1754. @deffn {Config Command} {telnet_port} [number]
  1755. Specify or query the
  1756. port on which to listen for incoming telnet connections.
  1757. This port is intended for interaction with one human through TCL commands.
  1758. When not specified during the configuration stage,
  1759. the port @var{number} defaults to 4444.
  1760. When specified as "disabled", this service is not activated.
  1761. @end deffn
  1762. @anchor{gdbconfiguration}
  1763. @section GDB Configuration
  1764. @cindex GDB
  1765. @cindex GDB configuration
  1766. You can reconfigure some GDB behaviors if needed.
  1767. The ones listed here are static and global.
  1768. @xref{targetconfiguration,,Target Configuration}, about configuring individual targets.
  1769. @xref{targetevents,,Target Events}, about configuring target-specific event handling.
  1770. @anchor{gdbbreakpointoverride}
  1771. @deffn {Command} {gdb_breakpoint_override} [@option{hard}|@option{soft}|@option{disable}]
  1772. Force breakpoint type for gdb @command{break} commands.
  1773. This option supports GDB GUIs which don't
  1774. distinguish hard versus soft breakpoints, if the default OpenOCD and
  1775. GDB behaviour is not sufficient. GDB normally uses hardware
  1776. breakpoints if the memory map has been set up for flash regions.
  1777. @end deffn
  1778. @anchor{gdbflashprogram}
  1779. @deffn {Config Command} {gdb_flash_program} (@option{enable}|@option{disable})
  1780. Set to @option{enable} to cause OpenOCD to program the flash memory when a
  1781. vFlash packet is received.
  1782. The default behaviour is @option{enable}.
  1783. @end deffn
  1784. @deffn {Config Command} {gdb_memory_map} (@option{enable}|@option{disable})
  1785. Set to @option{enable} to cause OpenOCD to send the memory configuration to GDB when
  1786. requested. GDB will then know when to set hardware breakpoints, and program flash
  1787. using the GDB load command. @command{gdb_flash_program enable} must also be enabled
  1788. for flash programming to work.
  1789. Default behaviour is @option{enable}.
  1790. @xref{gdbflashprogram,,gdb_flash_program}.
  1791. @end deffn
  1792. @deffn {Config Command} {gdb_report_data_abort} (@option{enable}|@option{disable})
  1793. Specifies whether data aborts cause an error to be reported
  1794. by GDB memory read packets.
  1795. The default behaviour is @option{disable};
  1796. use @option{enable} see these errors reported.
  1797. @end deffn
  1798. @deffn {Config Command} {gdb_report_register_access_error} (@option{enable}|@option{disable})
  1799. Specifies whether register accesses requested by GDB register read/write
  1800. packets report errors or not.
  1801. The default behaviour is @option{disable};
  1802. use @option{enable} see these errors reported.
  1803. @end deffn
  1804. @deffn {Config Command} {gdb_target_description} (@option{enable}|@option{disable})
  1805. Set to @option{enable} to cause OpenOCD to send the target descriptions to gdb via qXfer:features:read packet.
  1806. The default behaviour is @option{enable}.
  1807. @end deffn
  1808. @deffn {Command} {gdb_save_tdesc}
  1809. Saves the target description file to the local file system.
  1810. The file name is @i{target_name}.xml.
  1811. @end deffn
  1812. @anchor{eventpolling}
  1813. @section Event Polling
  1814. Hardware debuggers are parts of asynchronous systems,
  1815. where significant events can happen at any time.
  1816. The OpenOCD server needs to detect some of these events,
  1817. so it can report them to through TCL command line
  1818. or to GDB.
  1819. Examples of such events include:
  1820. @itemize
  1821. @item One of the targets can stop running ... maybe it triggers
  1822. a code breakpoint or data watchpoint, or halts itself.
  1823. @item Messages may be sent over ``debug message'' channels ... many
  1824. targets support such messages sent over JTAG,
  1825. for receipt by the person debugging or tools.
  1826. @item Loss of power ... some adapters can detect these events.
  1827. @item Resets not issued through JTAG ... such reset sources
  1828. can include button presses or other system hardware, sometimes
  1829. including the target itself (perhaps through a watchdog).
  1830. @item Debug instrumentation sometimes supports event triggering
  1831. such as ``trace buffer full'' (so it can quickly be emptied)
  1832. or other signals (to correlate with code behavior).
  1833. @end itemize
  1834. None of those events are signaled through standard JTAG signals.
  1835. However, most conventions for JTAG connectors include voltage
  1836. level and system reset (SRST) signal detection.
  1837. Some connectors also include instrumentation signals, which
  1838. can imply events when those signals are inputs.
  1839. In general, OpenOCD needs to periodically check for those events,
  1840. either by looking at the status of signals on the JTAG connector
  1841. or by sending synchronous ``tell me your status'' JTAG requests
  1842. to the various active targets.
  1843. There is a command to manage and monitor that polling,
  1844. which is normally done in the background.
  1845. @deffn {Command} {poll} [@option{on}|@option{off}]
  1846. Poll the current target for its current state.
  1847. (Also, @pxref{targetcurstate,,target curstate}.)
  1848. If that target is in debug mode, architecture
  1849. specific information about the current state is printed.
  1850. An optional parameter
  1851. allows background polling to be enabled and disabled.
  1852. You could use this from the TCL command shell, or
  1853. from GDB using @command{monitor poll} command.
  1854. Leave background polling enabled while you're using GDB.
  1855. @example
  1856. > poll
  1857. background polling: on
  1858. target state: halted
  1859. target halted in ARM state due to debug-request, \
  1860. current mode: Supervisor
  1861. cpsr: 0x800000d3 pc: 0x11081bfc
  1862. MMU: disabled, D-Cache: disabled, I-Cache: enabled
  1863. >
  1864. @end example
  1865. @end deffn
  1866. @node Debug Adapter Configuration
  1867. @chapter Debug Adapter Configuration
  1868. @cindex config file, interface
  1869. @cindex interface config file
  1870. Correctly installing OpenOCD includes making your operating system give
  1871. OpenOCD access to debug adapters. Once that has been done, Tcl commands
  1872. are used to select which one is used, and to configure how it is used.
  1873. @quotation Note
  1874. Because OpenOCD started out with a focus purely on JTAG, you may find
  1875. places where it wrongly presumes JTAG is the only transport protocol
  1876. in use. Be aware that recent versions of OpenOCD are removing that
  1877. limitation. JTAG remains more functional than most other transports.
  1878. Other transports do not support boundary scan operations, or may be
  1879. specific to a given chip vendor. Some might be usable only for
  1880. programming flash memory, instead of also for debugging.
  1881. @end quotation
  1882. Debug Adapters/Interfaces/Dongles are normally configured
  1883. through commands in an interface configuration
  1884. file which is sourced by your @file{openocd.cfg} file, or
  1885. through a command line @option{-f interface/....cfg} option.
  1886. @example
  1887. source [find interface/olimex-jtag-tiny.cfg]
  1888. @end example
  1889. These commands tell
  1890. OpenOCD what type of JTAG adapter you have, and how to talk to it.
  1891. A few cases are so simple that you only need to say what driver to use:
  1892. @example
  1893. # jlink interface
  1894. adapter driver jlink
  1895. @end example
  1896. Most adapters need a bit more configuration than that.
  1897. @section Adapter Configuration
  1898. The @command{adapter driver} command tells OpenOCD what type of debug adapter you are
  1899. using. Depending on the type of adapter, you may need to use one or
  1900. more additional commands to further identify or configure the adapter.
  1901. @deffn {Config Command} {adapter driver} name
  1902. Use the adapter driver @var{name} to connect to the
  1903. target.
  1904. @end deffn
  1905. @deffn {Command} {adapter list}
  1906. List the debug adapter drivers that have been built into
  1907. the running copy of OpenOCD.
  1908. @end deffn
  1909. @deffn {Config Command} {adapter transports} transport_name+
  1910. Specifies the transports supported by this debug adapter.
  1911. The adapter driver builds-in similar knowledge; use this only
  1912. when external configuration (such as jumpering) changes what
  1913. the hardware can support.
  1914. @end deffn
  1915. @deffn {Command} {adapter name}
  1916. Returns the name of the debug adapter driver being used.
  1917. @end deffn
  1918. @anchor{adapter_usb_location}
  1919. @deffn {Config Command} {adapter usb location} [<bus>-<port>[.<port>]...]
  1920. Displays or specifies the physical USB port of the adapter to use. The path
  1921. roots at @var{bus} and walks down the physical ports, with each
  1922. @var{port} option specifying a deeper level in the bus topology, the last
  1923. @var{port} denoting where the target adapter is actually plugged.
  1924. The USB bus topology can be queried with the command @emph{lsusb -t} or @emph{dmesg}.
  1925. This command is only available if your libusb1 is at least version 1.0.16.
  1926. @end deffn
  1927. @section Interface Drivers
  1928. Each of the interface drivers listed here must be explicitly
  1929. enabled when OpenOCD is configured, in order to be made
  1930. available at run time.
  1931. @deffn {Interface Driver} {amt_jtagaccel}
  1932. Amontec Chameleon in its JTAG Accelerator configuration,
  1933. connected to a PC's EPP mode parallel port.
  1934. This defines some driver-specific commands:
  1935. @deffn {Config Command} {parport_port} number
  1936. Specifies either the address of the I/O port (default: 0x378 for LPT1) or
  1937. the number of the @file{/dev/parport} device.
  1938. @end deffn
  1939. @deffn {Config Command} {rtck} [@option{enable}|@option{disable}]
  1940. Displays status of RTCK option.
  1941. Optionally sets that option first.
  1942. @end deffn
  1943. @end deffn
  1944. @deffn {Interface Driver} {arm-jtag-ew}
  1945. Olimex ARM-JTAG-EW USB adapter
  1946. This has one driver-specific command:
  1947. @deffn {Command} {armjtagew_info}
  1948. Logs some status
  1949. @end deffn
  1950. @end deffn
  1951. @deffn {Interface Driver} {at91rm9200}
  1952. Supports bitbanged JTAG from the local system,
  1953. presuming that system is an Atmel AT91rm9200
  1954. and a specific set of GPIOs is used.
  1955. @c command: at91rm9200_device NAME
  1956. @c chooses among list of bit configs ... only one option
  1957. @end deffn
  1958. @deffn {Interface Driver} {cmsis-dap}
  1959. ARM CMSIS-DAP compliant based adapter v1 (USB HID based)
  1960. or v2 (USB bulk).
  1961. @deffn {Config Command} {cmsis_dap_vid_pid} [vid pid]+
  1962. The vendor ID and product ID of the CMSIS-DAP device. If not specified
  1963. the driver will attempt to auto detect the CMSIS-DAP device.
  1964. Currently, up to eight [@var{vid}, @var{pid}] pairs may be given, e.g.
  1965. @example
  1966. cmsis_dap_vid_pid 0xc251 0xf001 0x0d28 0x0204
  1967. @end example
  1968. @end deffn
  1969. @deffn {Config Command} {cmsis_dap_serial} [serial]
  1970. Specifies the @var{serial} of the CMSIS-DAP device to use.
  1971. If not specified, serial numbers are not considered.
  1972. @end deffn
  1973. @deffn {Config Command} {cmsis_dap_backend} [@option{auto}|@option{usb_bulk}|@option{hid}]
  1974. Specifies how to communicate with the adapter:
  1975. @itemize @minus
  1976. @item @option{hid} Use HID generic reports - CMSIS-DAP v1
  1977. @item @option{usb_bulk} Use USB bulk - CMSIS-DAP v2
  1978. @item @option{auto} First try USB bulk CMSIS-DAP v2, if not found try HID CMSIS-DAP v1.
  1979. This is the default if @command{cmsis_dap_backend} is not specified.
  1980. @end itemize
  1981. @end deffn
  1982. @deffn {Config Command} {cmsis_dap_usb interface} [number]
  1983. Specifies the @var{number} of the USB interface to use in v2 mode (USB bulk).
  1984. In most cases need not to be specified and interfaces are searched by
  1985. interface string or for user class interface.
  1986. @end deffn
  1987. @deffn {Command} {cmsis-dap info}
  1988. Display various device information, like hardware version, firmware version, current bus status.
  1989. @end deffn
  1990. @end deffn
  1991. @deffn {Interface Driver} {dummy}
  1992. A dummy software-only driver for debugging.
  1993. @end deffn
  1994. @deffn {Interface Driver} {ep93xx}
  1995. Cirrus Logic EP93xx based single-board computer bit-banging (in development)
  1996. @end deffn
  1997. @deffn {Interface Driver} {ftdi}
  1998. This driver is for adapters using the MPSSE (Multi-Protocol Synchronous Serial
  1999. Engine) mode built into many FTDI chips, such as the FT2232, FT4232 and FT232H.
  2000. The driver is using libusb-1.0 in asynchronous mode to talk to the FTDI device,
  2001. bypassing intermediate libraries like libftdi or D2XX.
  2002. Support for new FTDI based adapters can be added completely through
  2003. configuration files, without the need to patch and rebuild OpenOCD.
  2004. The driver uses a signal abstraction to enable Tcl configuration files to
  2005. define outputs for one or several FTDI GPIO. These outputs can then be
  2006. controlled using the @command{ftdi_set_signal} command. Special signal names
  2007. are reserved for nTRST, nSRST and LED (for blink) so that they, if defined,
  2008. will be used for their customary purpose. Inputs can be read using the
  2009. @command{ftdi_get_signal} command.
  2010. To support SWD, a signal named SWD_EN must be defined. It is set to 1 when the
  2011. SWD protocol is selected. When set, the adapter should route the SWDIO pin to
  2012. the data input. An SWDIO_OE signal, if defined, will be set to 1 or 0 as
  2013. required by the protocol, to tell the adapter to drive the data output onto
  2014. the SWDIO pin or keep the SWDIO pin Hi-Z, respectively.
  2015. Depending on the type of buffer attached to the FTDI GPIO, the outputs have to
  2016. be controlled differently. In order to support tristateable signals such as
  2017. nSRST, both a data GPIO and an output-enable GPIO can be specified for each
  2018. signal. The following output buffer configurations are supported:
  2019. @itemize @minus
  2020. @item Push-pull with one FTDI output as (non-)inverted data line
  2021. @item Open drain with one FTDI output as (non-)inverted output-enable
  2022. @item Tristate with one FTDI output as (non-)inverted data line and another
  2023. FTDI output as (non-)inverted output-enable
  2024. @item Unbuffered, using the FTDI GPIO as a tristate output directly by
  2025. switching data and direction as necessary
  2026. @end itemize
  2027. These interfaces have several commands, used to configure the driver
  2028. before initializing the JTAG scan chain:
  2029. @deffn {Config Command} {ftdi_vid_pid} [vid pid]+
  2030. The vendor ID and product ID of the adapter. Up to eight
  2031. [@var{vid}, @var{pid}] pairs may be given, e.g.
  2032. @example
  2033. ftdi_vid_pid 0x0403 0xcff8 0x15ba 0x0003
  2034. @end example
  2035. @end deffn
  2036. @deffn {Config Command} {ftdi_device_desc} description
  2037. Provides the USB device description (the @emph{iProduct string})
  2038. of the adapter. If not specified, the device description is ignored
  2039. during device selection.
  2040. @end deffn
  2041. @deffn {Config Command} {ftdi_serial} serial-number
  2042. Specifies the @var{serial-number} of the adapter to use,
  2043. in case the vendor provides unique IDs and more than one adapter
  2044. is connected to the host.
  2045. If not specified, serial numbers are not considered.
  2046. (Note that USB serial numbers can be arbitrary Unicode strings,
  2047. and are not restricted to containing only decimal digits.)
  2048. @end deffn
  2049. @deffn {Config Command} {ftdi_channel} channel
  2050. Selects the channel of the FTDI device to use for MPSSE operations. Most
  2051. adapters use the default, channel 0, but there are exceptions.
  2052. @end deffn
  2053. @deffn {Config Command} {ftdi_layout_init} data direction
  2054. Specifies the initial values of the FTDI GPIO data and direction registers.
  2055. Each value is a 16-bit number corresponding to the concatenation of the high
  2056. and low FTDI GPIO registers. The values should be selected based on the
  2057. schematics of the adapter, such that all signals are set to safe levels with
  2058. minimal impact on the target system. Avoid floating inputs, conflicting outputs
  2059. and initially asserted reset signals.
  2060. @end deffn
  2061. @deffn {Command} {ftdi_layout_signal} name [@option{-data}|@option{-ndata} data_mask] [@option{-input}|@option{-ninput} input_mask] [@option{-oe}|@option{-noe} oe_mask] [@option{-alias}|@option{-nalias} name]
  2062. Creates a signal with the specified @var{name}, controlled by one or more FTDI
  2063. GPIO pins via a range of possible buffer connections. The masks are FTDI GPIO
  2064. register bitmasks to tell the driver the connection and type of the output
  2065. buffer driving the respective signal. @var{data_mask} is the bitmask for the
  2066. pin(s) connected to the data input of the output buffer. @option{-ndata} is
  2067. used with inverting data inputs and @option{-data} with non-inverting inputs.
  2068. The @option{-oe} (or @option{-noe}) option tells where the output-enable (or
  2069. not-output-enable) input to the output buffer is connected. The options
  2070. @option{-input} and @option{-ninput} specify the bitmask for pins to be read
  2071. with the method @command{ftdi_get_signal}.
  2072. Both @var{data_mask} and @var{oe_mask} need not be specified. For example, a
  2073. simple open-collector transistor driver would be specified with @option{-oe}
  2074. only. In that case the signal can only be set to drive low or to Hi-Z and the
  2075. driver will complain if the signal is set to drive high. Which means that if
  2076. it's a reset signal, @command{reset_config} must be specified as
  2077. @option{srst_open_drain}, not @option{srst_push_pull}.
  2078. A special case is provided when @option{-data} and @option{-oe} is set to the
  2079. same bitmask. Then the FTDI pin is considered being connected straight to the
  2080. target without any buffer. The FTDI pin is then switched between output and
  2081. input as necessary to provide the full set of low, high and Hi-Z
  2082. characteristics. In all other cases, the pins specified in a signal definition
  2083. are always driven by the FTDI.
  2084. If @option{-alias} or @option{-nalias} is used, the signal is created
  2085. identical (or with data inverted) to an already specified signal
  2086. @var{name}.
  2087. @end deffn
  2088. @deffn {Command} {ftdi_set_signal} name @option{0}|@option{1}|@option{z}
  2089. Set a previously defined signal to the specified level.
  2090. @itemize @minus
  2091. @item @option{0}, drive low
  2092. @item @option{1}, drive high
  2093. @item @option{z}, set to high-impedance
  2094. @end itemize
  2095. @end deffn
  2096. @deffn {Command} {ftdi_get_signal} name
  2097. Get the value of a previously defined signal.
  2098. @end deffn
  2099. @deffn {Command} {ftdi_tdo_sample_edge} @option{rising}|@option{falling}
  2100. Configure TCK edge at which the adapter samples the value of the TDO signal
  2101. Due to signal propagation delays, sampling TDO on rising TCK can become quite
  2102. peculiar at high JTAG clock speeds. However, FTDI chips offer a possibility to sample
  2103. TDO on falling edge of TCK. With some board/adapter configurations, this may increase
  2104. stability at higher JTAG clocks.
  2105. @itemize @minus
  2106. @item @option{rising}, sample TDO on rising edge of TCK - this is the default
  2107. @item @option{falling}, sample TDO on falling edge of TCK
  2108. @end itemize
  2109. @end deffn
  2110. For example adapter definitions, see the configuration files shipped in the
  2111. @file{interface/ftdi} directory.
  2112. @end deffn
  2113. @deffn {Interface Driver} {ft232r}
  2114. This driver is implementing synchronous bitbang mode of an FTDI FT232R,
  2115. FT230X, FT231X and similar USB UART bridge ICs by reusing RS232 signals as GPIO.
  2116. It currently doesn't support using CBUS pins as GPIO.
  2117. List of connections (default physical pin numbers for FT232R in 28-pin SSOP package):
  2118. @itemize @minus
  2119. @item RXD(5) - TDI
  2120. @item TXD(1) - TCK
  2121. @item RTS(3) - TDO
  2122. @item CTS(11) - TMS
  2123. @item DTR(2) - TRST
  2124. @item DCD(10) - SRST
  2125. @end itemize
  2126. User can change default pinout by supplying configuration
  2127. commands with GPIO numbers or RS232 signal names.
  2128. GPIO numbers correspond to bit numbers in FTDI GPIO register.
  2129. They differ from physical pin numbers.
  2130. For details see actual FTDI chip datasheets.
  2131. Every JTAG line must be configured to unique GPIO number
  2132. different than any other JTAG line, even those lines
  2133. that are sometimes not used like TRST or SRST.
  2134. FT232R
  2135. @itemize @minus
  2136. @item bit 7 - RI
  2137. @item bit 6 - DCD
  2138. @item bit 5 - DSR
  2139. @item bit 4 - DTR
  2140. @item bit 3 - CTS
  2141. @item bit 2 - RTS
  2142. @item bit 1 - RXD
  2143. @item bit 0 - TXD
  2144. @end itemize
  2145. These interfaces have several commands, used to configure the driver
  2146. before initializing the JTAG scan chain:
  2147. @deffn {Config Command} {ft232r_vid_pid} @var{vid} @var{pid}
  2148. The vendor ID and product ID of the adapter. If not specified, default
  2149. 0x0403:0x6001 is used.
  2150. @end deffn
  2151. @deffn {Config Command} {ft232r_serial_desc} @var{serial}
  2152. Specifies the @var{serial} of the adapter to use, in case the
  2153. vendor provides unique IDs and more than one adapter is connected to
  2154. the host. If not specified, serial numbers are not considered.
  2155. @end deffn
  2156. @deffn {Config Command} {ft232r_jtag_nums} @var{tck} @var{tms} @var{tdi} @var{tdo}
  2157. Set four JTAG GPIO numbers at once.
  2158. If not specified, default 0 3 1 2 or TXD CTS RXD RTS is used.
  2159. @end deffn
  2160. @deffn {Config Command} {ft232r_tck_num} @var{tck}
  2161. Set TCK GPIO number. If not specified, default 0 or TXD is used.
  2162. @end deffn
  2163. @deffn {Config Command} {ft232r_tms_num} @var{tms}
  2164. Set TMS GPIO number. If not specified, default 3 or CTS is used.
  2165. @end deffn
  2166. @deffn {Config Command} {ft232r_tdi_num} @var{tdi}
  2167. Set TDI GPIO number. If not specified, default 1 or RXD is used.
  2168. @end deffn
  2169. @deffn {Config Command} {ft232r_tdo_num} @var{tdo}
  2170. Set TDO GPIO number. If not specified, default 2 or RTS is used.
  2171. @end deffn
  2172. @deffn {Config Command} {ft232r_trst_num} @var{trst}
  2173. Set TRST GPIO number. If not specified, default 4 or DTR is used.
  2174. @end deffn
  2175. @deffn {Config Command} {ft232r_srst_num} @var{srst}
  2176. Set SRST GPIO number. If not specified, default 6 or DCD is used.
  2177. @end deffn
  2178. @deffn {Config Command} {ft232r_restore_serial} @var{word}
  2179. Restore serial port after JTAG. This USB bitmode control word
  2180. (16-bit) will be sent before quit. Lower byte should
  2181. set GPIO direction register to a "sane" state:
  2182. 0x15 for TXD RTS DTR as outputs (1), others as inputs (0). Higher
  2183. byte is usually 0 to disable bitbang mode.
  2184. When kernel driver reattaches, serial port should continue to work.
  2185. Value 0xFFFF disables sending control word and serial port,
  2186. then kernel driver will not reattach.
  2187. If not specified, default 0xFFFF is used.
  2188. @end deffn
  2189. @end deffn
  2190. @deffn {Interface Driver} {remote_bitbang}
  2191. Drive JTAG from a remote process. This sets up a UNIX or TCP socket connection
  2192. with a remote process and sends ASCII encoded bitbang requests to that process
  2193. instead of directly driving JTAG.
  2194. The remote_bitbang driver is useful for debugging software running on
  2195. processors which are being simulated.
  2196. @deffn {Config Command} {remote_bitbang_port} number
  2197. Specifies the TCP port of the remote process to connect to or 0 to use UNIX
  2198. sockets instead of TCP.
  2199. @end deffn
  2200. @deffn {Config Command} {remote_bitbang_host} hostname
  2201. Specifies the hostname of the remote process to connect to using TCP, or the
  2202. name of the UNIX socket to use if remote_bitbang_port is 0.
  2203. @end deffn
  2204. For example, to connect remotely via TCP to the host foobar you might have
  2205. something like:
  2206. @example
  2207. adapter driver remote_bitbang
  2208. remote_bitbang_port 3335
  2209. remote_bitbang_host foobar
  2210. @end example
  2211. To connect to another process running locally via UNIX sockets with socket
  2212. named mysocket:
  2213. @example
  2214. adapter driver remote_bitbang
  2215. remote_bitbang_port 0
  2216. remote_bitbang_host mysocket
  2217. @end example
  2218. @end deffn
  2219. @deffn {Interface Driver} {usb_blaster}
  2220. USB JTAG/USB-Blaster compatibles over one of the userspace libraries
  2221. for FTDI chips. These interfaces have several commands, used to
  2222. configure the driver before initializing the JTAG scan chain:
  2223. @deffn {Config Command} {usb_blaster_device_desc} description
  2224. Provides the USB device description (the @emph{iProduct string})
  2225. of the FTDI FT245 device. If not
  2226. specified, the FTDI default value is used. This setting is only valid
  2227. if compiled with FTD2XX support.
  2228. @end deffn
  2229. @deffn {Config Command} {usb_blaster_vid_pid} vid pid
  2230. The vendor ID and product ID of the FTDI FT245 device. If not specified,
  2231. default values are used.
  2232. Currently, only one @var{vid}, @var{pid} pair may be given, e.g. for
  2233. Altera USB-Blaster (default):
  2234. @example
  2235. usb_blaster_vid_pid 0x09FB 0x6001
  2236. @end example
  2237. The following VID/PID is for Kolja Waschk's USB JTAG:
  2238. @example
  2239. usb_blaster_vid_pid 0x16C0 0x06AD
  2240. @end example
  2241. @end deffn
  2242. @deffn {Command} {usb_blaster_pin} (@option{pin6}|@option{pin8}) (@option{0}|@option{1}|@option{s}|@option{t})
  2243. Sets the state or function of the unused GPIO pins on USB-Blasters
  2244. (pins 6 and 8 on the female JTAG header). These pins can be used as
  2245. SRST and/or TRST provided the appropriate connections are made on the
  2246. target board.
  2247. For example, to use pin 6 as SRST:
  2248. @example
  2249. usb_blaster_pin pin6 s
  2250. reset_config srst_only
  2251. @end example
  2252. @end deffn
  2253. @deffn {Config Command} {usb_blaster_lowlevel_driver} (@option{ftdi}|@option{ublast2})
  2254. Chooses the low level access method for the adapter. If not specified,
  2255. @option{ftdi} is selected unless it wasn't enabled during the
  2256. configure stage. USB-Blaster II needs @option{ublast2}.
  2257. @end deffn
  2258. @deffn {Config Command} {usb_blaster_firmware} @var{path}
  2259. This command specifies @var{path} to access USB-Blaster II firmware
  2260. image. To be used with USB-Blaster II only.
  2261. @end deffn
  2262. @end deffn
  2263. @deffn {Interface Driver} {gw16012}
  2264. Gateworks GW16012 JTAG programmer.
  2265. This has one driver-specific command:
  2266. @deffn {Config Command} {parport_port} [port_number]
  2267. Display either the address of the I/O port
  2268. (default: 0x378 for LPT1) or the number of the @file{/dev/parport} device.
  2269. If a parameter is provided, first switch to use that port.
  2270. This is a write-once setting.
  2271. @end deffn
  2272. @end deffn
  2273. @deffn {Interface Driver} {jlink}
  2274. SEGGER J-Link family of USB adapters. It currently supports JTAG and SWD
  2275. transports.
  2276. @quotation Compatibility Note
  2277. SEGGER released many firmware versions for the many hardware versions they
  2278. produced. OpenOCD was extensively tested and intended to run on all of them,
  2279. but some combinations were reported as incompatible. As a general
  2280. recommendation, it is advisable to use the latest firmware version
  2281. available for each hardware version. However the current V8 is a moving
  2282. target, and SEGGER firmware versions released after the OpenOCD was
  2283. released may not be compatible. In such cases it is recommended to
  2284. revert to the last known functional version. For 0.5.0, this is from
  2285. "Feb 8 2012 14:30:39", packed with 4.42c. For 0.6.0, the last known
  2286. version is from "May 3 2012 18:36:22", packed with 4.46f.
  2287. @end quotation
  2288. @deffn {Command} {jlink hwstatus}
  2289. Display various hardware related information, for example target voltage and pin
  2290. states.
  2291. @end deffn
  2292. @deffn {Command} {jlink freemem}
  2293. Display free device internal memory.
  2294. @end deffn
  2295. @deffn {Command} {jlink jtag} [@option{2}|@option{3}]
  2296. Set the JTAG command version to be used. Without argument, show the actual JTAG
  2297. command version.
  2298. @end deffn
  2299. @deffn {Command} {jlink config}
  2300. Display the device configuration.
  2301. @end deffn
  2302. @deffn {Command} {jlink config targetpower} [@option{on}|@option{off}]
  2303. Set the target power state on JTAG-pin 19. Without argument, show the target
  2304. power state.
  2305. @end deffn
  2306. @deffn {Command} {jlink config mac} [@option{ff:ff:ff:ff:ff:ff}]
  2307. Set the MAC address of the device. Without argument, show the MAC address.
  2308. @end deffn
  2309. @deffn {Command} {jlink config ip} [@option{A.B.C.D}(@option{/E}|@option{F.G.H.I})]
  2310. Set the IP configuration of the device, where A.B.C.D is the IP address, E the
  2311. bit of the subnet mask and F.G.H.I the subnet mask. Without arguments, show the
  2312. IP configuration.
  2313. @end deffn
  2314. @deffn {Command} {jlink config usb} [@option{0} to @option{3}]
  2315. Set the USB address of the device. This will also change the USB Product ID
  2316. (PID) of the device. Without argument, show the USB address.
  2317. @end deffn
  2318. @deffn {Command} {jlink config reset}
  2319. Reset the current configuration.
  2320. @end deffn
  2321. @deffn {Command} {jlink config write}
  2322. Write the current configuration to the internal persistent storage.
  2323. @end deffn
  2324. @deffn {Command} {jlink emucom write <channel> <data>}
  2325. Write data to an EMUCOM channel. The data needs to be encoded as hexadecimal
  2326. pairs.
  2327. The following example shows how to write the three bytes 0xaa, 0x0b and 0x23 to
  2328. the EMUCOM channel 0x10:
  2329. @example
  2330. > jlink emucom write 0x10 aa0b23
  2331. @end example
  2332. @end deffn
  2333. @deffn {Command} {jlink emucom read <channel> <length>}
  2334. Read data from an EMUCOM channel. The read data is encoded as hexadecimal
  2335. pairs.
  2336. The following example shows how to read 4 bytes from the EMUCOM channel 0x0:
  2337. @example
  2338. > jlink emucom read 0x0 4
  2339. 77a90000
  2340. @end example
  2341. @end deffn
  2342. @deffn {Config Command} {jlink usb} <@option{0} to @option{3}>
  2343. Set the USB address of the interface, in case more than one adapter is connected
  2344. to the host. If not specified, USB addresses are not considered. Device
  2345. selection via USB address is not always unambiguous. It is recommended to use
  2346. the serial number instead, if possible.
  2347. As a configuration command, it can be used only before 'init'.
  2348. @end deffn
  2349. @deffn {Config Command} {jlink serial} <serial number>
  2350. Set the serial number of the interface, in case more than one adapter is
  2351. connected to the host. If not specified, serial numbers are not considered.
  2352. As a configuration command, it can be used only before 'init'.
  2353. @end deffn
  2354. @end deffn
  2355. @deffn {Interface Driver} {kitprog}
  2356. This driver is for Cypress Semiconductor's KitProg adapters. The KitProg is an
  2357. SWD-only adapter that is designed to be used with Cypress's PSoC and PRoC device
  2358. families, but it is possible to use it with some other devices. If you are using
  2359. this adapter with a PSoC or a PRoC, you may need to add
  2360. @command{kitprog_init_acquire_psoc} or @command{kitprog acquire_psoc} to your
  2361. configuration script.
  2362. Note that this driver is for the proprietary KitProg protocol, not the CMSIS-DAP
  2363. mode introduced in firmware 2.14. If the KitProg is in CMSIS-DAP mode, it cannot
  2364. be used with this driver, and must either be used with the cmsis-dap driver or
  2365. switched back to KitProg mode. See the Cypress KitProg User Guide for
  2366. instructions on how to switch KitProg modes.
  2367. Known limitations:
  2368. @itemize @bullet
  2369. @item The frequency of SWCLK cannot be configured, and varies between 1.6 MHz
  2370. and 2.7 MHz.
  2371. @item For firmware versions below 2.14, "JTAG to SWD" sequences are replaced by
  2372. "SWD line reset" in the driver. This is for two reasons. First, the KitProg does
  2373. not support sending arbitrary SWD sequences, and only firmware 2.14 and later
  2374. implement both "JTAG to SWD" and "SWD line reset" in firmware. Earlier firmware
  2375. versions only implement "SWD line reset". Second, due to a firmware quirk, an
  2376. SWD sequence must be sent after every target reset in order to re-establish
  2377. communications with the target.
  2378. @item Due in part to the limitation above, KitProg devices with firmware below
  2379. version 2.14 will need to use @command{kitprog_init_acquire_psoc} in order to
  2380. communicate with PSoC 5LP devices. This is because, assuming debug is not
  2381. disabled on the PSoC, the PSoC 5LP needs its JTAG interface switched to SWD
  2382. mode before communication can begin, but prior to firmware 2.14, "JTAG to SWD"
  2383. could only be sent with an acquisition sequence.
  2384. @end itemize
  2385. @deffn {Config Command} {kitprog_init_acquire_psoc}
  2386. Indicate that a PSoC acquisition sequence needs to be run during adapter init.
  2387. Please be aware that the acquisition sequence hard-resets the target.
  2388. @end deffn
  2389. @deffn {Config Command} {kitprog_serial} serial
  2390. Select a KitProg device by its @var{serial}. If left unspecified, the first
  2391. device detected by OpenOCD will be used.
  2392. @end deffn
  2393. @deffn {Command} {kitprog acquire_psoc}
  2394. Run a PSoC acquisition sequence immediately. Typically, this should not be used
  2395. outside of the target-specific configuration scripts since it hard-resets the
  2396. target as a side-effect.
  2397. This is necessary for "reset halt" on some PSoC 4 series devices.
  2398. @end deffn
  2399. @deffn {Command} {kitprog info}
  2400. Display various adapter information, such as the hardware version, firmware
  2401. version, and target voltage.
  2402. @end deffn
  2403. @end deffn
  2404. @deffn {Interface Driver} {parport}
  2405. Supports PC parallel port bit-banging cables:
  2406. Wigglers, PLD download cable, and more.
  2407. These interfaces have several commands, used to configure the driver
  2408. before initializing the JTAG scan chain:
  2409. @deffn {Config Command} {parport_cable} name
  2410. Set the layout of the parallel port cable used to connect to the target.
  2411. This is a write-once setting.
  2412. Currently valid cable @var{name} values include:
  2413. @itemize @minus
  2414. @item @b{altium} Altium Universal JTAG cable.
  2415. @item @b{arm-jtag} Same as original wiggler except SRST and
  2416. TRST connections reversed and TRST is also inverted.
  2417. @item @b{chameleon} The Amontec Chameleon's CPLD when operated
  2418. in configuration mode. This is only used to
  2419. program the Chameleon itself, not a connected target.
  2420. @item @b{dlc5} The Xilinx Parallel cable III.
  2421. @item @b{flashlink} The ST Parallel cable.
  2422. @item @b{lattice} Lattice ispDOWNLOAD Cable
  2423. @item @b{old_amt_wiggler} The Wiggler configuration that comes with
  2424. some versions of
  2425. Amontec's Chameleon Programmer. The new version available from
  2426. the website uses the original Wiggler layout ('@var{wiggler}')
  2427. @item @b{triton} The parallel port adapter found on the
  2428. ``Karo Triton 1 Development Board''.
  2429. This is also the layout used by the HollyGates design
  2430. (see @uref{http://www.lartmaker.nl/projects/jtag/}).
  2431. @item @b{wiggler} The original Wiggler layout, also supported by
  2432. several clones, such as the Olimex ARM-JTAG
  2433. @item @b{wiggler2} Same as original wiggler except an led is fitted on D5.
  2434. @item @b{wiggler_ntrst_inverted} Same as original wiggler except TRST is inverted.
  2435. @end itemize
  2436. @end deffn
  2437. @deffn {Config Command} {parport_port} [port_number]
  2438. Display either the address of the I/O port
  2439. (default: 0x378 for LPT1) or the number of the @file{/dev/parport} device.
  2440. If a parameter is provided, first switch to use that port.
  2441. This is a write-once setting.
  2442. When using PPDEV to access the parallel port, use the number of the parallel port:
  2443. @option{parport_port 0} (the default). If @option{parport_port 0x378} is specified
  2444. you may encounter a problem.
  2445. @end deffn
  2446. @deffn {Config Command} {parport_toggling_time} [nanoseconds]
  2447. Displays how many nanoseconds the hardware needs to toggle TCK;
  2448. the parport driver uses this value to obey the
  2449. @command{adapter speed} configuration.
  2450. When the optional @var{nanoseconds} parameter is given,
  2451. that setting is changed before displaying the current value.
  2452. The default setting should work reasonably well on commodity PC hardware.
  2453. However, you may want to calibrate for your specific hardware.
  2454. @quotation Tip
  2455. To measure the toggling time with a logic analyzer or a digital storage
  2456. oscilloscope, follow the procedure below:
  2457. @example
  2458. > parport_toggling_time 1000
  2459. > adapter speed 500
  2460. @end example
  2461. This sets the maximum JTAG clock speed of the hardware, but
  2462. the actual speed probably deviates from the requested 500 kHz.
  2463. Now, measure the time between the two closest spaced TCK transitions.
  2464. You can use @command{runtest 1000} or something similar to generate a
  2465. large set of samples.
  2466. Update the setting to match your measurement:
  2467. @example
  2468. > parport_toggling_time <measured nanoseconds>
  2469. @end example
  2470. Now the clock speed will be a better match for @command{adapter speed}
  2471. command given in OpenOCD scripts and event handlers.
  2472. You can do something similar with many digital multimeters, but note
  2473. that you'll probably need to run the clock continuously for several
  2474. seconds before it decides what clock rate to show. Adjust the
  2475. toggling time up or down until the measured clock rate is a good
  2476. match with the rate you specified in the @command{adapter speed} command;
  2477. be conservative.
  2478. @end quotation
  2479. @end deffn
  2480. @deffn {Config Command} {parport_write_on_exit} (@option{on}|@option{off})
  2481. This will configure the parallel driver to write a known
  2482. cable-specific value to the parallel interface on exiting OpenOCD.
  2483. @end deffn
  2484. For example, the interface configuration file for a
  2485. classic ``Wiggler'' cable on LPT2 might look something like this:
  2486. @example
  2487. adapter driver parport
  2488. parport_port 0x278
  2489. parport_cable wiggler
  2490. @end example
  2491. @end deffn
  2492. @deffn {Interface Driver} {presto}
  2493. ASIX PRESTO USB JTAG programmer.
  2494. @deffn {Config Command} {presto_serial} serial_string
  2495. Configures the USB serial number of the Presto device to use.
  2496. @end deffn
  2497. @end deffn
  2498. @deffn {Interface Driver} {rlink}
  2499. Raisonance RLink USB adapter
  2500. @end deffn
  2501. @deffn {Interface Driver} {usbprog}
  2502. usbprog is a freely programmable USB adapter.
  2503. @end deffn
  2504. @deffn {Interface Driver} {vsllink}
  2505. vsllink is part of Versaloon which is a versatile USB programmer.
  2506. @quotation Note
  2507. This defines quite a few driver-specific commands,
  2508. which are not currently documented here.
  2509. @end quotation
  2510. @end deffn
  2511. @anchor{hla_interface}
  2512. @deffn {Interface Driver} {hla}
  2513. This is a driver that supports multiple High Level Adapters.
  2514. This type of adapter does not expose some of the lower level api's
  2515. that OpenOCD would normally use to access the target.
  2516. Currently supported adapters include the STMicroelectronics ST-LINK, TI ICDI
  2517. and Nuvoton Nu-Link.
  2518. ST-LINK firmware version >= V2.J21.S4 recommended due to issues with earlier
  2519. versions of firmware where serial number is reset after first use. Suggest
  2520. using ST firmware update utility to upgrade ST-LINK firmware even if current
  2521. version reported is V2.J21.S4.
  2522. @deffn {Config Command} {hla_device_desc} description
  2523. Currently Not Supported.
  2524. @end deffn
  2525. @deffn {Config Command} {hla_serial} serial
  2526. Specifies the serial number of the adapter.
  2527. @end deffn
  2528. @deffn {Config Command} {hla_layout} (@option{stlink}|@option{icdi}|@option{nulink})
  2529. Specifies the adapter layout to use.
  2530. @end deffn
  2531. @deffn {Config Command} {hla_vid_pid} [vid pid]+
  2532. Pairs of vendor IDs and product IDs of the device.
  2533. @end deffn
  2534. @deffn {Config Command} {hla_stlink_backend} (usb | tcp [port])
  2535. @emph{ST-Link only:} Choose between 'exclusive' USB communication (the default backend) or
  2536. 'shared' mode using ST-Link TCP server (the default port is 7184).
  2537. @emph{Note:} ST-Link TCP server is a binary application provided by ST
  2538. available from @url{https://www.st.com/en/development-tools/st-link-server.html,
  2539. ST-LINK server software module}.
  2540. @end deffn
  2541. @deffn {Command} {hla_command} command
  2542. Execute a custom adapter-specific command. The @var{command} string is
  2543. passed as is to the underlying adapter layout handler.
  2544. @end deffn
  2545. @end deffn
  2546. @anchor{st_link_dap_interface}
  2547. @deffn {Interface Driver} {st-link}
  2548. This is a driver that supports STMicroelectronics adapters ST-LINK/V2
  2549. (from firmware V2J24) and STLINK-V3, thanks to a new API that provides
  2550. directly access the arm ADIv5 DAP.
  2551. The new API provide access to multiple AP on the same DAP, but the
  2552. maximum number of the AP port is limited by the specific firmware version
  2553. (e.g. firmware V2J29 has 3 as maximum AP number, while V2J32 has 8).
  2554. An error is returned for any AP number above the maximum allowed value.
  2555. @emph{Note:} Either these same adapters and their older versions are
  2556. also supported by @ref{hla_interface, the hla interface driver}.
  2557. @deffn {Config Command} {st-link backend} (usb | tcp [port])
  2558. Choose between 'exclusive' USB communication (the default backend) or
  2559. 'shared' mode using ST-Link TCP server (the default port is 7184).
  2560. @emph{Note:} ST-Link TCP server is a binary application provided by ST
  2561. available from @url{https://www.st.com/en/development-tools/st-link-server.html,
  2562. ST-LINK server software module}.
  2563. @emph{Note:} ST-Link TCP server does not support the SWIM transport.
  2564. @end deffn
  2565. @deffn {Config Command} {st-link serial} serial
  2566. Specifies the serial number of the adapter.
  2567. @end deffn
  2568. @deffn {Config Command} {st-link vid_pid} [vid pid]+
  2569. Pairs of vendor IDs and product IDs of the device.
  2570. @end deffn
  2571. @end deffn
  2572. @deffn {Interface Driver} {opendous}
  2573. opendous-jtag is a freely programmable USB adapter.
  2574. @end deffn
  2575. @deffn {Interface Driver} {ulink}
  2576. This is the Keil ULINK v1 JTAG debugger.
  2577. @end deffn
  2578. @deffn {Interface Driver} {xds110}
  2579. The XDS110 is included as the embedded debug probe on many Texas Instruments
  2580. LaunchPad evaluation boards. The XDS110 is also available as a stand-alone USB
  2581. debug probe with the added capability to supply power to the target board. The
  2582. following commands are supported by the XDS110 driver:
  2583. @deffn {Config Command} {xds110 serial} serial_string
  2584. Specifies the serial number of which XDS110 probe to use. Otherwise, the first
  2585. XDS110 found will be used.
  2586. @end deffn
  2587. @deffn {Config Command} {xds110 supply} voltage_in_millivolts
  2588. Available only on the XDS110 stand-alone probe. Sets the voltage level of the
  2589. XDS110 power supply. A value of 0 leaves the supply off. Otherwise, the supply
  2590. can be set to any value in the range 1800 to 3600 millivolts.
  2591. @end deffn
  2592. @deffn {Command} {xds110 info}
  2593. Displays information about the connected XDS110 debug probe (e.g. firmware
  2594. version).
  2595. @end deffn
  2596. @end deffn
  2597. @deffn {Interface Driver} {xlnx_pcie_xvc}
  2598. This driver supports the Xilinx Virtual Cable (XVC) over PCI Express.
  2599. It is commonly found in Xilinx based PCI Express designs. It allows debugging
  2600. fabric based JTAG/SWD devices such as Cortex-M1/M3 microcontrollers. Access to this is
  2601. exposed via extended capability registers in the PCI Express configuration space.
  2602. For more information see Xilinx PG245 (Section on From_PCIE_to_JTAG mode).
  2603. @deffn {Config Command} {xlnx_pcie_xvc_config} device
  2604. Specifies the PCI Express device via parameter @var{device} to use.
  2605. The correct value for @var{device} can be obtained by looking at the output
  2606. of lscpi -D (first column) for the corresponding device.
  2607. The string will be of the format "DDDD:BB:SS.F" such as "0000:65:00.1".
  2608. @end deffn
  2609. @end deffn
  2610. @deffn {Interface Driver} {bcm2835gpio}
  2611. This SoC is present in Raspberry Pi which is a cheap single-board computer
  2612. exposing some GPIOs on its expansion header.
  2613. The driver accesses memory-mapped GPIO peripheral registers directly
  2614. for maximum performance, but the only possible race condition is for
  2615. the pins' modes/muxing (which is highly unlikely), so it should be
  2616. able to coexist nicely with both sysfs bitbanging and various
  2617. peripherals' kernel drivers. The driver restores the previous
  2618. configuration on exit.
  2619. See @file{interface/raspberrypi-native.cfg} for a sample config and
  2620. pinout.
  2621. @end deffn
  2622. @deffn {Interface Driver} {imx_gpio}
  2623. i.MX SoC is present in many community boards. Wandboard is an example
  2624. of the one which is most popular.
  2625. This driver is mostly the same as bcm2835gpio.
  2626. See @file{interface/imx-native.cfg} for a sample config and
  2627. pinout.
  2628. @end deffn
  2629. @deffn {Interface Driver} {linuxgpiod}
  2630. Linux provides userspace access to GPIO through libgpiod since Linux kernel version v4.6.
  2631. The driver emulates either JTAG and SWD transport through bitbanging.
  2632. See @file{interface/dln-2-gpiod.cfg} for a sample config.
  2633. @end deffn
  2634. @deffn {Interface Driver} {sysfsgpio}
  2635. Linux legacy userspace access to GPIO through sysfs is deprecated from Linux kernel version v5.3.
  2636. Prefer using @b{linuxgpiod}, instead.
  2637. See @file{interface/sysfsgpio-raspberrypi.cfg} for a sample config.
  2638. @end deffn
  2639. @deffn {Interface Driver} {openjtag}
  2640. OpenJTAG compatible USB adapter.
  2641. This defines some driver-specific commands:
  2642. @deffn {Config Command} {openjtag_variant} variant
  2643. Specifies the variant of the OpenJTAG adapter (see @uref{http://www.openjtag.org/}).
  2644. Currently valid @var{variant} values include:
  2645. @itemize @minus
  2646. @item @b{standard} Standard variant (default).
  2647. @item @b{cy7c65215} Cypress CY7C65215 Dual Channel USB-Serial Bridge Controller
  2648. (see @uref{http://www.cypress.com/?rID=82870}).
  2649. @end itemize
  2650. @end deffn
  2651. @deffn {Config Command} {openjtag_device_desc} string
  2652. The USB device description string of the adapter.
  2653. This value is only used with the standard variant.
  2654. @end deffn
  2655. @end deffn
  2656. @deffn {Interface Driver} {jtag_dpi}
  2657. SystemVerilog Direct Programming Interface (DPI) compatible driver for
  2658. JTAG devices in emulation. The driver acts as a client for the SystemVerilog
  2659. DPI server interface.
  2660. @deffn {Config Command} {jtag_dpi_set_port} port
  2661. Specifies the TCP/IP port number of the SystemVerilog DPI server interface.
  2662. @end deffn
  2663. @deffn {Config Command} {jtag_dpi_set_address} address
  2664. Specifies the TCP/IP address of the SystemVerilog DPI server interface.
  2665. @end deffn
  2666. @end deffn
  2667. @section Transport Configuration
  2668. @cindex Transport
  2669. As noted earlier, depending on the version of OpenOCD you use,
  2670. and the debug adapter you are using,
  2671. several transports may be available to
  2672. communicate with debug targets (or perhaps to program flash memory).
  2673. @deffn {Command} {transport list}
  2674. displays the names of the transports supported by this
  2675. version of OpenOCD.
  2676. @end deffn
  2677. @deffn {Command} {transport select} @option{transport_name}
  2678. Select which of the supported transports to use in this OpenOCD session.
  2679. When invoked with @option{transport_name}, attempts to select the named
  2680. transport. The transport must be supported by the debug adapter
  2681. hardware and by the version of OpenOCD you are using (including the
  2682. adapter's driver).
  2683. If no transport has been selected and no @option{transport_name} is
  2684. provided, @command{transport select} auto-selects the first transport
  2685. supported by the debug adapter.
  2686. @command{transport select} always returns the name of the session's selected
  2687. transport, if any.
  2688. @end deffn
  2689. @subsection JTAG Transport
  2690. @cindex JTAG
  2691. JTAG is the original transport supported by OpenOCD, and most
  2692. of the OpenOCD commands support it.
  2693. JTAG transports expose a chain of one or more Test Access Points (TAPs),
  2694. each of which must be explicitly declared.
  2695. JTAG supports both debugging and boundary scan testing.
  2696. Flash programming support is built on top of debug support.
  2697. JTAG transport is selected with the command @command{transport select
  2698. jtag}. Unless your adapter uses either @ref{hla_interface,the hla interface
  2699. driver} (in which case the command is @command{transport select hla_jtag})
  2700. or @ref{st_link_dap_interface,the st-link interface driver} (in which case
  2701. the command is @command{transport select dapdirect_jtag}).
  2702. @subsection SWD Transport
  2703. @cindex SWD
  2704. @cindex Serial Wire Debug
  2705. SWD (Serial Wire Debug) is an ARM-specific transport which exposes one
  2706. Debug Access Point (DAP, which must be explicitly declared.
  2707. (SWD uses fewer signal wires than JTAG.)
  2708. SWD is debug-oriented, and does not support boundary scan testing.
  2709. Flash programming support is built on top of debug support.
  2710. (Some processors support both JTAG and SWD.)
  2711. SWD transport is selected with the command @command{transport select
  2712. swd}. Unless your adapter uses either @ref{hla_interface,the hla interface
  2713. driver} (in which case the command is @command{transport select hla_swd})
  2714. or @ref{st_link_dap_interface,the st-link interface driver} (in which case
  2715. the command is @command{transport select dapdirect_swd}).
  2716. @deffn {Config Command} {swd newdap} ...
  2717. Declares a single DAP which uses SWD transport.
  2718. Parameters are currently the same as "jtag newtap" but this is
  2719. expected to change.
  2720. @end deffn
  2721. @deffn {Command} {swd wcr trn prescale}
  2722. Updates TRN (turnaround delay) and prescaling.fields of the
  2723. Wire Control Register (WCR).
  2724. No parameters: displays current settings.
  2725. @end deffn
  2726. @subsection SPI Transport
  2727. @cindex SPI
  2728. @cindex Serial Peripheral Interface
  2729. The Serial Peripheral Interface (SPI) is a general purpose transport
  2730. which uses four wire signaling. Some processors use it as part of a
  2731. solution for flash programming.
  2732. @anchor{swimtransport}
  2733. @subsection SWIM Transport
  2734. @cindex SWIM
  2735. @cindex Single Wire Interface Module
  2736. The Single Wire Interface Module (SWIM) is a low-pin-count debug protocol used
  2737. by the STMicroelectronics MCU family STM8 and documented in the
  2738. @uref{https://www.st.com/resource/en/user_manual/cd00173911.pdf, User Manual UM470}.
  2739. SWIM does not support boundary scan testing nor multiple cores.
  2740. The SWIM transport is selected with the command @command{transport select swim}.
  2741. The concept of TAPs does not fit in the protocol since SWIM does not implement
  2742. a scan chain. Nevertheless, the current SW model of OpenOCD requires defining a
  2743. virtual SWIM TAP through the command @command{swim newtap basename tap_type}.
  2744. The TAP definition must precede the target definition command
  2745. @command{target create target_name stm8 -chain-position basename.tap_type}.
  2746. @anchor{jtagspeed}
  2747. @section JTAG Speed
  2748. JTAG clock setup is part of system setup.
  2749. It @emph{does not belong with interface setup} since any interface
  2750. only knows a few of the constraints for the JTAG clock speed.
  2751. Sometimes the JTAG speed is
  2752. changed during the target initialization process: (1) slow at
  2753. reset, (2) program the CPU clocks, (3) run fast.
  2754. Both the "slow" and "fast" clock rates are functions of the
  2755. oscillators used, the chip, the board design, and sometimes
  2756. power management software that may be active.
  2757. The speed used during reset, and the scan chain verification which
  2758. follows reset, can be adjusted using a @code{reset-start}
  2759. target event handler.
  2760. It can then be reconfigured to a faster speed by a
  2761. @code{reset-init} target event handler after it reprograms those
  2762. CPU clocks, or manually (if something else, such as a boot loader,
  2763. sets up those clocks).
  2764. @xref{targetevents,,Target Events}.
  2765. When the initial low JTAG speed is a chip characteristic, perhaps
  2766. because of a required oscillator speed, provide such a handler
  2767. in the target config file.
  2768. When that speed is a function of a board-specific characteristic
  2769. such as which speed oscillator is used, it belongs in the board
  2770. config file instead.
  2771. In both cases it's safest to also set the initial JTAG clock rate
  2772. to that same slow speed, so that OpenOCD never starts up using a
  2773. clock speed that's faster than the scan chain can support.
  2774. @example
  2775. jtag_rclk 3000
  2776. $_TARGET.cpu configure -event reset-start @{ jtag_rclk 3000 @}
  2777. @end example
  2778. If your system supports adaptive clocking (RTCK), configuring
  2779. JTAG to use that is probably the most robust approach.
  2780. However, it introduces delays to synchronize clocks; so it
  2781. may not be the fastest solution.
  2782. @b{NOTE:} Script writers should consider using @command{jtag_rclk}
  2783. instead of @command{adapter speed}, but only for (ARM) cores and boards
  2784. which support adaptive clocking.
  2785. @deffn {Command} {adapter speed} max_speed_kHz
  2786. A non-zero speed is in KHZ. Hence: 3000 is 3mhz.
  2787. JTAG interfaces usually support a limited number of
  2788. speeds. The speed actually used won't be faster
  2789. than the speed specified.
  2790. Chip data sheets generally include a top JTAG clock rate.
  2791. The actual rate is often a function of a CPU core clock,
  2792. and is normally less than that peak rate.
  2793. For example, most ARM cores accept at most one sixth of the CPU clock.
  2794. Speed 0 (khz) selects RTCK method.
  2795. @xref{faqrtck,,FAQ RTCK}.
  2796. If your system uses RTCK, you won't need to change the
  2797. JTAG clocking after setup.
  2798. Not all interfaces, boards, or targets support ``rtck''.
  2799. If the interface device can not
  2800. support it, an error is returned when you try to use RTCK.
  2801. @end deffn
  2802. @defun jtag_rclk fallback_speed_kHz
  2803. @cindex adaptive clocking
  2804. @cindex RTCK
  2805. This Tcl proc (defined in @file{startup.tcl}) attempts to enable RTCK/RCLK.
  2806. If that fails (maybe the interface, board, or target doesn't
  2807. support it), falls back to the specified frequency.
  2808. @example
  2809. # Fall back to 3mhz if RTCK is not supported
  2810. jtag_rclk 3000
  2811. @end example
  2812. @end defun
  2813. @node Reset Configuration
  2814. @chapter Reset Configuration
  2815. @cindex Reset Configuration
  2816. Every system configuration may require a different reset
  2817. configuration. This can also be quite confusing.
  2818. Resets also interact with @var{reset-init} event handlers,
  2819. which do things like setting up clocks and DRAM, and
  2820. JTAG clock rates. (@xref{jtagspeed,,JTAG Speed}.)
  2821. They can also interact with JTAG routers.
  2822. Please see the various board files for examples.
  2823. @quotation Note
  2824. To maintainers and integrators:
  2825. Reset configuration touches several things at once.
  2826. Normally the board configuration file
  2827. should define it and assume that the JTAG adapter supports
  2828. everything that's wired up to the board's JTAG connector.
  2829. However, the target configuration file could also make note
  2830. of something the silicon vendor has done inside the chip,
  2831. which will be true for most (or all) boards using that chip.
  2832. And when the JTAG adapter doesn't support everything, the
  2833. user configuration file will need to override parts of
  2834. the reset configuration provided by other files.
  2835. @end quotation
  2836. @section Types of Reset
  2837. There are many kinds of reset possible through JTAG, but
  2838. they may not all work with a given board and adapter.
  2839. That's part of why reset configuration can be error prone.
  2840. @itemize @bullet
  2841. @item
  2842. @emph{System Reset} ... the @emph{SRST} hardware signal
  2843. resets all chips connected to the JTAG adapter, such as processors,
  2844. power management chips, and I/O controllers. Normally resets triggered
  2845. with this signal behave exactly like pressing a RESET button.
  2846. @item
  2847. @emph{JTAG TAP Reset} ... the @emph{TRST} hardware signal resets
  2848. just the TAP controllers connected to the JTAG adapter.
  2849. Such resets should not be visible to the rest of the system; resetting a
  2850. device's TAP controller just puts that controller into a known state.
  2851. @item
  2852. @emph{Emulation Reset} ... many devices can be reset through JTAG
  2853. commands. These resets are often distinguishable from system
  2854. resets, either explicitly (a "reset reason" register says so)
  2855. or implicitly (not all parts of the chip get reset).
  2856. @item
  2857. @emph{Other Resets} ... system-on-chip devices often support
  2858. several other types of reset.
  2859. You may need to arrange that a watchdog timer stops
  2860. while debugging, preventing a watchdog reset.
  2861. There may be individual module resets.
  2862. @end itemize
  2863. In the best case, OpenOCD can hold SRST, then reset
  2864. the TAPs via TRST and send commands through JTAG to halt the
  2865. CPU at the reset vector before the 1st instruction is executed.
  2866. Then when it finally releases the SRST signal, the system is
  2867. halted under debugger control before any code has executed.
  2868. This is the behavior required to support the @command{reset halt}
  2869. and @command{reset init} commands; after @command{reset init} a
  2870. board-specific script might do things like setting up DRAM.
  2871. (@xref{resetcommand,,Reset Command}.)
  2872. @anchor{srstandtrstissues}
  2873. @section SRST and TRST Issues
  2874. Because SRST and TRST are hardware signals, they can have a
  2875. variety of system-specific constraints. Some of the most
  2876. common issues are:
  2877. @itemize @bullet
  2878. @item @emph{Signal not available} ... Some boards don't wire
  2879. SRST or TRST to the JTAG connector. Some JTAG adapters don't
  2880. support such signals even if they are wired up.
  2881. Use the @command{reset_config} @var{signals} options to say
  2882. when either of those signals is not connected.
  2883. When SRST is not available, your code might not be able to rely
  2884. on controllers having been fully reset during code startup.
  2885. Missing TRST is not a problem, since JTAG-level resets can
  2886. be triggered using with TMS signaling.
  2887. @item @emph{Signals shorted} ... Sometimes a chip, board, or
  2888. adapter will connect SRST to TRST, instead of keeping them separate.
  2889. Use the @command{reset_config} @var{combination} options to say
  2890. when those signals aren't properly independent.
  2891. @item @emph{Timing} ... Reset circuitry like a resistor/capacitor
  2892. delay circuit, reset supervisor, or on-chip features can extend
  2893. the effect of a JTAG adapter's reset for some time after the adapter
  2894. stops issuing the reset. For example, there may be chip or board
  2895. requirements that all reset pulses last for at least a
  2896. certain amount of time; and reset buttons commonly have
  2897. hardware debouncing.
  2898. Use the @command{adapter srst delay} and @command{jtag_ntrst_delay}
  2899. commands to say when extra delays are needed.
  2900. @item @emph{Drive type} ... Reset lines often have a pullup
  2901. resistor, letting the JTAG interface treat them as open-drain
  2902. signals. But that's not a requirement, so the adapter may need
  2903. to use push/pull output drivers.
  2904. Also, with weak pullups it may be advisable to drive
  2905. signals to both levels (push/pull) to minimize rise times.
  2906. Use the @command{reset_config} @var{trst_type} and
  2907. @var{srst_type} parameters to say how to drive reset signals.
  2908. @item @emph{Special initialization} ... Targets sometimes need
  2909. special JTAG initialization sequences to handle chip-specific
  2910. issues (not limited to errata).
  2911. For example, certain JTAG commands might need to be issued while
  2912. the system as a whole is in a reset state (SRST active)
  2913. but the JTAG scan chain is usable (TRST inactive).
  2914. Many systems treat combined assertion of SRST and TRST as a
  2915. trigger for a harder reset than SRST alone.
  2916. Such custom reset handling is discussed later in this chapter.
  2917. @end itemize
  2918. There can also be other issues.
  2919. Some devices don't fully conform to the JTAG specifications.
  2920. Trivial system-specific differences are common, such as
  2921. SRST and TRST using slightly different names.
  2922. There are also vendors who distribute key JTAG documentation for
  2923. their chips only to developers who have signed a Non-Disclosure
  2924. Agreement (NDA).
  2925. Sometimes there are chip-specific extensions like a requirement to use
  2926. the normally-optional TRST signal (precluding use of JTAG adapters which
  2927. don't pass TRST through), or needing extra steps to complete a TAP reset.
  2928. In short, SRST and especially TRST handling may be very finicky,
  2929. needing to cope with both architecture and board specific constraints.
  2930. @section Commands for Handling Resets
  2931. @deffn {Command} {adapter srst pulse_width} milliseconds
  2932. Minimum amount of time (in milliseconds) OpenOCD should wait
  2933. after asserting nSRST (active-low system reset) before
  2934. allowing it to be deasserted.
  2935. @end deffn
  2936. @deffn {Command} {adapter srst delay} milliseconds
  2937. How long (in milliseconds) OpenOCD should wait after deasserting
  2938. nSRST (active-low system reset) before starting new JTAG operations.
  2939. When a board has a reset button connected to SRST line it will
  2940. probably have hardware debouncing, implying you should use this.
  2941. @end deffn
  2942. @deffn {Command} {jtag_ntrst_assert_width} milliseconds
  2943. Minimum amount of time (in milliseconds) OpenOCD should wait
  2944. after asserting nTRST (active-low JTAG TAP reset) before
  2945. allowing it to be deasserted.
  2946. @end deffn
  2947. @deffn {Command} {jtag_ntrst_delay} milliseconds
  2948. How long (in milliseconds) OpenOCD should wait after deasserting
  2949. nTRST (active-low JTAG TAP reset) before starting new JTAG operations.
  2950. @end deffn
  2951. @anchor{reset_config}
  2952. @deffn {Command} {reset_config} mode_flag ...
  2953. This command displays or modifies the reset configuration
  2954. of your combination of JTAG board and target in target
  2955. configuration scripts.
  2956. Information earlier in this section describes the kind of problems
  2957. the command is intended to address (@pxref{srstandtrstissues,,SRST and TRST Issues}).
  2958. As a rule this command belongs only in board config files,
  2959. describing issues like @emph{board doesn't connect TRST};
  2960. or in user config files, addressing limitations derived
  2961. from a particular combination of interface and board.
  2962. (An unlikely example would be using a TRST-only adapter
  2963. with a board that only wires up SRST.)
  2964. The @var{mode_flag} options can be specified in any order, but only one
  2965. of each type -- @var{signals}, @var{combination}, @var{gates},
  2966. @var{trst_type}, @var{srst_type} and @var{connect_type}
  2967. -- may be specified at a time.
  2968. If you don't provide a new value for a given type, its previous
  2969. value (perhaps the default) is unchanged.
  2970. For example, this means that you don't need to say anything at all about
  2971. TRST just to declare that if the JTAG adapter should want to drive SRST,
  2972. it must explicitly be driven high (@option{srst_push_pull}).
  2973. @itemize
  2974. @item
  2975. @var{signals} can specify which of the reset signals are connected.
  2976. For example, If the JTAG interface provides SRST, but the board doesn't
  2977. connect that signal properly, then OpenOCD can't use it.
  2978. Possible values are @option{none} (the default), @option{trst_only},
  2979. @option{srst_only} and @option{trst_and_srst}.
  2980. @quotation Tip
  2981. If your board provides SRST and/or TRST through the JTAG connector,
  2982. you must declare that so those signals can be used.
  2983. @end quotation
  2984. @item
  2985. The @var{combination} is an optional value specifying broken reset
  2986. signal implementations.
  2987. The default behaviour if no option given is @option{separate},
  2988. indicating everything behaves normally.
  2989. @option{srst_pulls_trst} states that the
  2990. test logic is reset together with the reset of the system (e.g. NXP
  2991. LPC2000, "broken" board layout), @option{trst_pulls_srst} says that
  2992. the system is reset together with the test logic (only hypothetical, I
  2993. haven't seen hardware with such a bug, and can be worked around).
  2994. @option{combined} implies both @option{srst_pulls_trst} and
  2995. @option{trst_pulls_srst}.
  2996. @item
  2997. The @var{gates} tokens control flags that describe some cases where
  2998. JTAG may be unavailable during reset.
  2999. @option{srst_gates_jtag} (default)
  3000. indicates that asserting SRST gates the
  3001. JTAG clock. This means that no communication can happen on JTAG
  3002. while SRST is asserted.
  3003. Its converse is @option{srst_nogate}, indicating that JTAG commands
  3004. can safely be issued while SRST is active.
  3005. @item
  3006. The @var{connect_type} tokens control flags that describe some cases where
  3007. SRST is asserted while connecting to the target. @option{srst_nogate}
  3008. is required to use this option.
  3009. @option{connect_deassert_srst} (default)
  3010. indicates that SRST will not be asserted while connecting to the target.
  3011. Its converse is @option{connect_assert_srst}, indicating that SRST will
  3012. be asserted before any target connection.
  3013. Only some targets support this feature, STM32 and STR9 are examples.
  3014. This feature is useful if you are unable to connect to your target due
  3015. to incorrect options byte config or illegal program execution.
  3016. @end itemize
  3017. The optional @var{trst_type} and @var{srst_type} parameters allow the
  3018. driver mode of each reset line to be specified. These values only affect
  3019. JTAG interfaces with support for different driver modes, like the Amontec
  3020. JTAGkey and JTAG Accelerator. Also, they are necessarily ignored if the
  3021. relevant signal (TRST or SRST) is not connected.
  3022. @itemize
  3023. @item
  3024. Possible @var{trst_type} driver modes for the test reset signal (TRST)
  3025. are the default @option{trst_push_pull}, and @option{trst_open_drain}.
  3026. Most boards connect this signal to a pulldown, so the JTAG TAPs
  3027. never leave reset unless they are hooked up to a JTAG adapter.
  3028. @item
  3029. Possible @var{srst_type} driver modes for the system reset signal (SRST)
  3030. are the default @option{srst_open_drain}, and @option{srst_push_pull}.
  3031. Most boards connect this signal to a pullup, and allow the
  3032. signal to be pulled low by various events including system
  3033. power-up and pressing a reset button.
  3034. @end itemize
  3035. @end deffn
  3036. @section Custom Reset Handling
  3037. @cindex events
  3038. OpenOCD has several ways to help support the various reset
  3039. mechanisms provided by chip and board vendors.
  3040. The commands shown in the previous section give standard parameters.
  3041. There are also @emph{event handlers} associated with TAPs or Targets.
  3042. Those handlers are Tcl procedures you can provide, which are invoked
  3043. at particular points in the reset sequence.
  3044. @emph{When SRST is not an option} you must set
  3045. up a @code{reset-assert} event handler for your target.
  3046. For example, some JTAG adapters don't include the SRST signal;
  3047. and some boards have multiple targets, and you won't always
  3048. want to reset everything at once.
  3049. After configuring those mechanisms, you might still
  3050. find your board doesn't start up or reset correctly.
  3051. For example, maybe it needs a slightly different sequence
  3052. of SRST and/or TRST manipulations, because of quirks that
  3053. the @command{reset_config} mechanism doesn't address;
  3054. or asserting both might trigger a stronger reset, which
  3055. needs special attention.
  3056. Experiment with lower level operations, such as
  3057. @command{adapter assert}, @command{adapter deassert}
  3058. and the @command{jtag arp_*} operations shown here,
  3059. to find a sequence of operations that works.
  3060. @xref{JTAG Commands}.
  3061. When you find a working sequence, it can be used to override
  3062. @command{jtag_init}, which fires during OpenOCD startup
  3063. (@pxref{configurationstage,,Configuration Stage});
  3064. or @command{init_reset}, which fires during reset processing.
  3065. You might also want to provide some project-specific reset
  3066. schemes. For example, on a multi-target board the standard
  3067. @command{reset} command would reset all targets, but you
  3068. may need the ability to reset only one target at time and
  3069. thus want to avoid using the board-wide SRST signal.
  3070. @deffn {Overridable Procedure} {init_reset} mode
  3071. This is invoked near the beginning of the @command{reset} command,
  3072. usually to provide as much of a cold (power-up) reset as practical.
  3073. By default it is also invoked from @command{jtag_init} if
  3074. the scan chain does not respond to pure JTAG operations.
  3075. The @var{mode} parameter is the parameter given to the
  3076. low level reset command (@option{halt},
  3077. @option{init}, or @option{run}), @option{setup},
  3078. or potentially some other value.
  3079. The default implementation just invokes @command{jtag arp_init-reset}.
  3080. Replacements will normally build on low level JTAG
  3081. operations such as @command{adapter assert} and @command{adapter deassert}.
  3082. Operations here must not address individual TAPs
  3083. (or their associated targets)
  3084. until the JTAG scan chain has first been verified to work.
  3085. Implementations must have verified the JTAG scan chain before
  3086. they return.
  3087. This is done by calling @command{jtag arp_init}
  3088. (or @command{jtag arp_init-reset}).
  3089. @end deffn
  3090. @deffn {Command} {jtag arp_init}
  3091. This validates the scan chain using just the four
  3092. standard JTAG signals (TMS, TCK, TDI, TDO).
  3093. It starts by issuing a JTAG-only reset.
  3094. Then it performs checks to verify that the scan chain configuration
  3095. matches the TAPs it can observe.
  3096. Those checks include checking IDCODE values for each active TAP,
  3097. and verifying the length of their instruction registers using
  3098. TAP @code{-ircapture} and @code{-irmask} values.
  3099. If these tests all pass, TAP @code{setup} events are
  3100. issued to all TAPs with handlers for that event.
  3101. @end deffn
  3102. @deffn {Command} {jtag arp_init-reset}
  3103. This uses TRST and SRST to try resetting
  3104. everything on the JTAG scan chain
  3105. (and anything else connected to SRST).
  3106. It then invokes the logic of @command{jtag arp_init}.
  3107. @end deffn
  3108. @node TAP Declaration
  3109. @chapter TAP Declaration
  3110. @cindex TAP declaration
  3111. @cindex TAP configuration
  3112. @emph{Test Access Ports} (TAPs) are the core of JTAG.
  3113. TAPs serve many roles, including:
  3114. @itemize @bullet
  3115. @item @b{Debug Target} A CPU TAP can be used as a GDB debug target.
  3116. @item @b{Flash Programming} Some chips program the flash directly via JTAG.
  3117. Others do it indirectly, making a CPU do it.
  3118. @item @b{Program Download} Using the same CPU support GDB uses,
  3119. you can initialize a DRAM controller, download code to DRAM, and then
  3120. start running that code.
  3121. @item @b{Boundary Scan} Most chips support boundary scan, which
  3122. helps test for board assembly problems like solder bridges
  3123. and missing connections.
  3124. @end itemize
  3125. OpenOCD must know about the active TAPs on your board(s).
  3126. Setting up the TAPs is the core task of your configuration files.
  3127. Once those TAPs are set up, you can pass their names to code
  3128. which sets up CPUs and exports them as GDB targets,
  3129. probes flash memory, performs low-level JTAG operations, and more.
  3130. @section Scan Chains
  3131. @cindex scan chain
  3132. TAPs are part of a hardware @dfn{scan chain},
  3133. which is a daisy chain of TAPs.
  3134. They also need to be added to
  3135. OpenOCD's software mirror of that hardware list,
  3136. giving each member a name and associating other data with it.
  3137. Simple scan chains, with a single TAP, are common in
  3138. systems with a single microcontroller or microprocessor.
  3139. More complex chips may have several TAPs internally.
  3140. Very complex scan chains might have a dozen or more TAPs:
  3141. several in one chip, more in the next, and connecting
  3142. to other boards with their own chips and TAPs.
  3143. You can display the list with the @command{scan_chain} command.
  3144. (Don't confuse this with the list displayed by the @command{targets}
  3145. command, presented in the next chapter.
  3146. That only displays TAPs for CPUs which are configured as
  3147. debugging targets.)
  3148. Here's what the scan chain might look like for a chip more than one TAP:
  3149. @verbatim
  3150. TapName Enabled IdCode Expected IrLen IrCap IrMask
  3151. -- ------------------ ------- ---------- ---------- ----- ----- ------
  3152. 0 omap5912.dsp Y 0x03df1d81 0x03df1d81 38 0x01 0x03
  3153. 1 omap5912.arm Y 0x0692602f 0x0692602f 4 0x01 0x0f
  3154. 2 omap5912.unknown Y 0x00000000 0x00000000 8 0x01 0x03
  3155. @end verbatim
  3156. OpenOCD can detect some of that information, but not all
  3157. of it. @xref{autoprobing,,Autoprobing}.
  3158. Unfortunately, those TAPs can't always be autoconfigured,
  3159. because not all devices provide good support for that.
  3160. JTAG doesn't require supporting IDCODE instructions, and
  3161. chips with JTAG routers may not link TAPs into the chain
  3162. until they are told to do so.
  3163. The configuration mechanism currently supported by OpenOCD
  3164. requires explicit configuration of all TAP devices using
  3165. @command{jtag newtap} commands, as detailed later in this chapter.
  3166. A command like this would declare one tap and name it @code{chip1.cpu}:
  3167. @example
  3168. jtag newtap chip1 cpu -irlen 4 -expected-id 0x3ba00477
  3169. @end example
  3170. Each target configuration file lists the TAPs provided
  3171. by a given chip.
  3172. Board configuration files combine all the targets on a board,
  3173. and so forth.
  3174. Note that @emph{the order in which TAPs are declared is very important.}
  3175. That declaration order must match the order in the JTAG scan chain,
  3176. both inside a single chip and between them.
  3177. @xref{faqtaporder,,FAQ TAP Order}.
  3178. For example, the STMicroelectronics STR912 chip has
  3179. three separate TAPs@footnote{See the ST
  3180. document titled: @emph{STR91xFAxxx, Section 3.15 Jtag Interface, Page:
  3181. 28/102, Figure 3: JTAG chaining inside the STR91xFA}.
  3182. @url{http://eu.st.com/stonline/products/literature/ds/13495.pdf}}.
  3183. To configure those taps, @file{target/str912.cfg}
  3184. includes commands something like this:
  3185. @example
  3186. jtag newtap str912 flash ... params ...
  3187. jtag newtap str912 cpu ... params ...
  3188. jtag newtap str912 bs ... params ...
  3189. @end example
  3190. Actual config files typically use a variable such as @code{$_CHIPNAME}
  3191. instead of literals like @option{str912}, to support more than one chip
  3192. of each type. @xref{Config File Guidelines}.
  3193. @deffn {Command} {jtag names}
  3194. Returns the names of all current TAPs in the scan chain.
  3195. Use @command{jtag cget} or @command{jtag tapisenabled}
  3196. to examine attributes and state of each TAP.
  3197. @example
  3198. foreach t [jtag names] @{
  3199. puts [format "TAP: %s\n" $t]
  3200. @}
  3201. @end example
  3202. @end deffn
  3203. @deffn {Command} {scan_chain}
  3204. Displays the TAPs in the scan chain configuration,
  3205. and their status.
  3206. The set of TAPs listed by this command is fixed by
  3207. exiting the OpenOCD configuration stage,
  3208. but systems with a JTAG router can
  3209. enable or disable TAPs dynamically.
  3210. @end deffn
  3211. @c FIXME! "jtag cget" should be able to return all TAP
  3212. @c attributes, like "$target_name cget" does for targets.
  3213. @c Probably want "jtag eventlist", and a "tap-reset" event
  3214. @c (on entry to RESET state).
  3215. @section TAP Names
  3216. @cindex dotted name
  3217. When TAP objects are declared with @command{jtag newtap},
  3218. a @dfn{dotted.name} is created for the TAP, combining the
  3219. name of a module (usually a chip) and a label for the TAP.
  3220. For example: @code{xilinx.tap}, @code{str912.flash},
  3221. @code{omap3530.jrc}, @code{dm6446.dsp}, or @code{stm32.cpu}.
  3222. Many other commands use that dotted.name to manipulate or
  3223. refer to the TAP. For example, CPU configuration uses the
  3224. name, as does declaration of NAND or NOR flash banks.
  3225. The components of a dotted name should follow ``C'' symbol
  3226. name rules: start with an alphabetic character, then numbers
  3227. and underscores are OK; while others (including dots!) are not.
  3228. @section TAP Declaration Commands
  3229. @deffn {Config Command} {jtag newtap} chipname tapname configparams...
  3230. Declares a new TAP with the dotted name @var{chipname}.@var{tapname},
  3231. and configured according to the various @var{configparams}.
  3232. The @var{chipname} is a symbolic name for the chip.
  3233. Conventionally target config files use @code{$_CHIPNAME},
  3234. defaulting to the model name given by the chip vendor but
  3235. overridable.
  3236. @cindex TAP naming convention
  3237. The @var{tapname} reflects the role of that TAP,
  3238. and should follow this convention:
  3239. @itemize @bullet
  3240. @item @code{bs} -- For boundary scan if this is a separate TAP;
  3241. @item @code{cpu} -- The main CPU of the chip, alternatively
  3242. @code{arm} and @code{dsp} on chips with both ARM and DSP CPUs,
  3243. @code{arm1} and @code{arm2} on chips with two ARMs, and so forth;
  3244. @item @code{etb} -- For an embedded trace buffer (example: an ARM ETB11);
  3245. @item @code{flash} -- If the chip has a flash TAP, like the str912;
  3246. @item @code{jrc} -- For JTAG route controller (example: the ICEPick modules
  3247. on many Texas Instruments chips, like the OMAP3530 on Beagleboards);
  3248. @item @code{tap} -- Should be used only for FPGA- or CPLD-like devices
  3249. with a single TAP;
  3250. @item @code{unknownN} -- If you have no idea what the TAP is for (N is a number);
  3251. @item @emph{when in doubt} -- Use the chip maker's name in their data sheet.
  3252. For example, the Freescale i.MX31 has a SDMA (Smart DMA) with
  3253. a JTAG TAP; that TAP should be named @code{sdma}.
  3254. @end itemize
  3255. Every TAP requires at least the following @var{configparams}:
  3256. @itemize @bullet
  3257. @item @code{-irlen} @var{NUMBER}
  3258. @*The length in bits of the
  3259. instruction register, such as 4 or 5 bits.
  3260. @end itemize
  3261. A TAP may also provide optional @var{configparams}:
  3262. @itemize @bullet
  3263. @item @code{-disable} (or @code{-enable})
  3264. @*Use the @code{-disable} parameter to flag a TAP which is not
  3265. linked into the scan chain after a reset using either TRST
  3266. or the JTAG state machine's @sc{reset} state.
  3267. You may use @code{-enable} to highlight the default state
  3268. (the TAP is linked in).
  3269. @xref{enablinganddisablingtaps,,Enabling and Disabling TAPs}.
  3270. @item @code{-expected-id} @var{NUMBER}
  3271. @*A non-zero @var{number} represents a 32-bit IDCODE
  3272. which you expect to find when the scan chain is examined.
  3273. These codes are not required by all JTAG devices.
  3274. @emph{Repeat the option} as many times as required if more than one
  3275. ID code could appear (for example, multiple versions).
  3276. Specify @var{number} as zero to suppress warnings about IDCODE
  3277. values that were found but not included in the list.
  3278. Provide this value if at all possible, since it lets OpenOCD
  3279. tell when the scan chain it sees isn't right. These values
  3280. are provided in vendors' chip documentation, usually a technical
  3281. reference manual. Sometimes you may need to probe the JTAG
  3282. hardware to find these values.
  3283. @xref{autoprobing,,Autoprobing}.
  3284. @item @code{-ignore-version}
  3285. @*Specify this to ignore the JTAG version field in the @code{-expected-id}
  3286. option. When vendors put out multiple versions of a chip, or use the same
  3287. JTAG-level ID for several largely-compatible chips, it may be more practical
  3288. to ignore the version field than to update config files to handle all of
  3289. the various chip IDs. The version field is defined as bit 28-31 of the IDCODE.
  3290. @item @code{-ircapture} @var{NUMBER}
  3291. @*The bit pattern loaded by the TAP into the JTAG shift register
  3292. on entry to the @sc{ircapture} state, such as 0x01.
  3293. JTAG requires the two LSBs of this value to be 01.
  3294. By default, @code{-ircapture} and @code{-irmask} are set
  3295. up to verify that two-bit value. You may provide
  3296. additional bits if you know them, or indicate that
  3297. a TAP doesn't conform to the JTAG specification.
  3298. @item @code{-irmask} @var{NUMBER}
  3299. @*A mask used with @code{-ircapture}
  3300. to verify that instruction scans work correctly.
  3301. Such scans are not used by OpenOCD except to verify that
  3302. there seems to be no problems with JTAG scan chain operations.
  3303. @item @code{-ignore-syspwrupack}
  3304. @*Specify this to ignore the CSYSPWRUPACK bit in the ARM DAP DP CTRL/STAT
  3305. register during initial examination and when checking the sticky error bit.
  3306. This bit is normally checked after setting the CSYSPWRUPREQ bit, but some
  3307. devices do not set the ack bit until sometime later.
  3308. @end itemize
  3309. @end deffn
  3310. @section Other TAP commands
  3311. @deffn {Command} {jtag cget} dotted.name @option{-idcode}
  3312. Get the value of the IDCODE found in hardware.
  3313. @end deffn
  3314. @deffn {Command} {jtag cget} dotted.name @option{-event} event_name
  3315. @deffnx {Command} {jtag configure} dotted.name @option{-event} event_name handler
  3316. At this writing this TAP attribute
  3317. mechanism is limited and used mostly for event handling.
  3318. (It is not a direct analogue of the @code{cget}/@code{configure}
  3319. mechanism for debugger targets.)
  3320. See the next section for information about the available events.
  3321. The @code{configure} subcommand assigns an event handler,
  3322. a TCL string which is evaluated when the event is triggered.
  3323. The @code{cget} subcommand returns that handler.
  3324. @end deffn
  3325. @section TAP Events
  3326. @cindex events
  3327. @cindex TAP events
  3328. OpenOCD includes two event mechanisms.
  3329. The one presented here applies to all JTAG TAPs.
  3330. The other applies to debugger targets,
  3331. which are associated with certain TAPs.
  3332. The TAP events currently defined are:
  3333. @itemize @bullet
  3334. @item @b{post-reset}
  3335. @* The TAP has just completed a JTAG reset.
  3336. The tap may still be in the JTAG @sc{reset} state.
  3337. Handlers for these events might perform initialization sequences
  3338. such as issuing TCK cycles, TMS sequences to ensure
  3339. exit from the ARM SWD mode, and more.
  3340. Because the scan chain has not yet been verified, handlers for these events
  3341. @emph{should not issue commands which scan the JTAG IR or DR registers}
  3342. of any particular target.
  3343. @b{NOTE:} As this is written (September 2009), nothing prevents such access.
  3344. @item @b{setup}
  3345. @* The scan chain has been reset and verified.
  3346. This handler may enable TAPs as needed.
  3347. @item @b{tap-disable}
  3348. @* The TAP needs to be disabled. This handler should
  3349. implement @command{jtag tapdisable}
  3350. by issuing the relevant JTAG commands.
  3351. @item @b{tap-enable}
  3352. @* The TAP needs to be enabled. This handler should
  3353. implement @command{jtag tapenable}
  3354. by issuing the relevant JTAG commands.
  3355. @end itemize
  3356. If you need some action after each JTAG reset which isn't actually
  3357. specific to any TAP (since you can't yet trust the scan chain's
  3358. contents to be accurate), you might:
  3359. @example
  3360. jtag configure CHIP.jrc -event post-reset @{
  3361. echo "JTAG Reset done"
  3362. ... non-scan jtag operations to be done after reset
  3363. @}
  3364. @end example
  3365. @anchor{enablinganddisablingtaps}
  3366. @section Enabling and Disabling TAPs
  3367. @cindex JTAG Route Controller
  3368. @cindex jrc
  3369. In some systems, a @dfn{JTAG Route Controller} (JRC)
  3370. is used to enable and/or disable specific JTAG TAPs.
  3371. Many ARM-based chips from Texas Instruments include
  3372. an ``ICEPick'' module, which is a JRC.
  3373. Such chips include DaVinci and OMAP3 processors.
  3374. A given TAP may not be visible until the JRC has been
  3375. told to link it into the scan chain; and if the JRC
  3376. has been told to unlink that TAP, it will no longer
  3377. be visible.
  3378. Such routers address problems that JTAG ``bypass mode''
  3379. ignores, such as:
  3380. @itemize
  3381. @item The scan chain can only go as fast as its slowest TAP.
  3382. @item Having many TAPs slows instruction scans, since all
  3383. TAPs receive new instructions.
  3384. @item TAPs in the scan chain must be powered up, which wastes
  3385. power and prevents debugging some power management mechanisms.
  3386. @end itemize
  3387. The IEEE 1149.1 JTAG standard has no concept of a ``disabled'' tap,
  3388. as implied by the existence of JTAG routers.
  3389. However, the upcoming IEEE 1149.7 framework (layered on top of JTAG)
  3390. does include a kind of JTAG router functionality.
  3391. @c (a) currently the event handlers don't seem to be able to
  3392. @c fail in a way that could lead to no-change-of-state.
  3393. In OpenOCD, tap enabling/disabling is invoked by the Tcl commands
  3394. shown below, and is implemented using TAP event handlers.
  3395. So for example, when defining a TAP for a CPU connected to
  3396. a JTAG router, your @file{target.cfg} file
  3397. should define TAP event handlers using
  3398. code that looks something like this:
  3399. @example
  3400. jtag configure CHIP.cpu -event tap-enable @{
  3401. ... jtag operations using CHIP.jrc
  3402. @}
  3403. jtag configure CHIP.cpu -event tap-disable @{
  3404. ... jtag operations using CHIP.jrc
  3405. @}
  3406. @end example
  3407. Then you might want that CPU's TAP enabled almost all the time:
  3408. @example
  3409. jtag configure $CHIP.jrc -event setup "jtag tapenable $CHIP.cpu"
  3410. @end example
  3411. Note how that particular setup event handler declaration
  3412. uses quotes to evaluate @code{$CHIP} when the event is configured.
  3413. Using brackets @{ @} would cause it to be evaluated later,
  3414. at runtime, when it might have a different value.
  3415. @deffn {Command} {jtag tapdisable} dotted.name
  3416. If necessary, disables the tap
  3417. by sending it a @option{tap-disable} event.
  3418. Returns the string "1" if the tap
  3419. specified by @var{dotted.name} is enabled,
  3420. and "0" if it is disabled.
  3421. @end deffn
  3422. @deffn {Command} {jtag tapenable} dotted.name
  3423. If necessary, enables the tap
  3424. by sending it a @option{tap-enable} event.
  3425. Returns the string "1" if the tap
  3426. specified by @var{dotted.name} is enabled,
  3427. and "0" if it is disabled.
  3428. @end deffn
  3429. @deffn {Command} {jtag tapisenabled} dotted.name
  3430. Returns the string "1" if the tap
  3431. specified by @var{dotted.name} is enabled,
  3432. and "0" if it is disabled.
  3433. @quotation Note
  3434. Humans will find the @command{scan_chain} command more helpful
  3435. for querying the state of the JTAG taps.
  3436. @end quotation
  3437. @end deffn
  3438. @anchor{autoprobing}
  3439. @section Autoprobing
  3440. @cindex autoprobe
  3441. @cindex JTAG autoprobe
  3442. TAP configuration is the first thing that needs to be done
  3443. after interface and reset configuration. Sometimes it's
  3444. hard finding out what TAPs exist, or how they are identified.
  3445. Vendor documentation is not always easy to find and use.
  3446. To help you get past such problems, OpenOCD has a limited
  3447. @emph{autoprobing} ability to look at the scan chain, doing
  3448. a @dfn{blind interrogation} and then reporting the TAPs it finds.
  3449. To use this mechanism, start the OpenOCD server with only data
  3450. that configures your JTAG interface, and arranges to come up
  3451. with a slow clock (many devices don't support fast JTAG clocks
  3452. right when they come out of reset).
  3453. For example, your @file{openocd.cfg} file might have:
  3454. @example
  3455. source [find interface/olimex-arm-usb-tiny-h.cfg]
  3456. reset_config trst_and_srst
  3457. jtag_rclk 8
  3458. @end example
  3459. When you start the server without any TAPs configured, it will
  3460. attempt to autoconfigure the TAPs. There are two parts to this:
  3461. @enumerate
  3462. @item @emph{TAP discovery} ...
  3463. After a JTAG reset (sometimes a system reset may be needed too),
  3464. each TAP's data registers will hold the contents of either the
  3465. IDCODE or BYPASS register.
  3466. If JTAG communication is working, OpenOCD will see each TAP,
  3467. and report what @option{-expected-id} to use with it.
  3468. @item @emph{IR Length discovery} ...
  3469. Unfortunately JTAG does not provide a reliable way to find out
  3470. the value of the @option{-irlen} parameter to use with a TAP
  3471. that is discovered.
  3472. If OpenOCD can discover the length of a TAP's instruction
  3473. register, it will report it.
  3474. Otherwise you may need to consult vendor documentation, such
  3475. as chip data sheets or BSDL files.
  3476. @end enumerate
  3477. In many cases your board will have a simple scan chain with just
  3478. a single device. Here's what OpenOCD reported with one board
  3479. that's a bit more complex:
  3480. @example
  3481. clock speed 8 kHz
  3482. There are no enabled taps. AUTO PROBING MIGHT NOT WORK!!
  3483. AUTO auto0.tap - use "jtag newtap auto0 tap -expected-id 0x2b900f0f ..."
  3484. AUTO auto1.tap - use "jtag newtap auto1 tap -expected-id 0x07926001 ..."
  3485. AUTO auto2.tap - use "jtag newtap auto2 tap -expected-id 0x0b73b02f ..."
  3486. AUTO auto0.tap - use "... -irlen 4"
  3487. AUTO auto1.tap - use "... -irlen 4"
  3488. AUTO auto2.tap - use "... -irlen 6"
  3489. no gdb ports allocated as no target has been specified
  3490. @end example
  3491. Given that information, you should be able to either find some existing
  3492. config files to use, or create your own. If you create your own, you
  3493. would configure from the bottom up: first a @file{target.cfg} file
  3494. with these TAPs, any targets associated with them, and any on-chip
  3495. resources; then a @file{board.cfg} with off-chip resources, clocking,
  3496. and so forth.
  3497. @anchor{dapdeclaration}
  3498. @section DAP declaration (ARMv6-M, ARMv7 and ARMv8 targets)
  3499. @cindex DAP declaration
  3500. Since OpenOCD version 0.11.0, the Debug Access Port (DAP) is
  3501. no longer implicitly created together with the target. It must be
  3502. explicitly declared using the @command{dap create} command. For all ARMv6-M, ARMv7
  3503. and ARMv8 targets, the option "@option{-dap} @var{dap_name}" has to be used
  3504. instead of "@option{-chain-position} @var{dotted.name}" when the target is created.
  3505. The @command{dap} command group supports the following sub-commands:
  3506. @deffn {Command} {dap create} dap_name @option{-chain-position} dotted.name configparams...
  3507. Declare a DAP instance named @var{dap_name} linked to the JTAG tap
  3508. @var{dotted.name}. This also creates a new command (@command{dap_name})
  3509. which is used for various purposes including additional configuration.
  3510. There can only be one DAP for each JTAG tap in the system.
  3511. A DAP may also provide optional @var{configparams}:
  3512. @itemize @bullet
  3513. @item @code{-ignore-syspwrupack}
  3514. @*Specify this to ignore the CSYSPWRUPACK bit in the ARM DAP DP CTRL/STAT
  3515. register during initial examination and when checking the sticky error bit.
  3516. This bit is normally checked after setting the CSYSPWRUPREQ bit, but some
  3517. devices do not set the ack bit until sometime later.
  3518. @end itemize
  3519. @end deffn
  3520. @deffn {Command} {dap names}
  3521. This command returns a list of all registered DAP objects. It it useful mainly
  3522. for TCL scripting.
  3523. @end deffn
  3524. @deffn {Command} {dap info} [num]
  3525. Displays the ROM table for MEM-AP @var{num},
  3526. defaulting to the currently selected AP of the currently selected target.
  3527. @end deffn
  3528. @deffn {Command} {dap init}
  3529. Initialize all registered DAPs. This command is used internally
  3530. during initialization. It can be issued at any time after the
  3531. initialization, too.
  3532. @end deffn
  3533. The following commands exist as subcommands of DAP instances:
  3534. @deffn {Command} {$dap_name info} [num]
  3535. Displays the ROM table for MEM-AP @var{num},
  3536. defaulting to the currently selected AP.
  3537. @end deffn
  3538. @deffn {Command} {$dap_name apid} [num]
  3539. Displays ID register from AP @var{num}, defaulting to the currently selected AP.
  3540. @end deffn
  3541. @anchor{DAP subcommand apreg}
  3542. @deffn {Command} {$dap_name apreg} ap_num reg [value]
  3543. Displays content of a register @var{reg} from AP @var{ap_num}
  3544. or set a new value @var{value}.
  3545. @var{reg} is byte address of a word register, 0, 4, 8 ... 0xfc.
  3546. @end deffn
  3547. @deffn {Command} {$dap_name apsel} [num]
  3548. Select AP @var{num}, defaulting to 0.
  3549. @end deffn
  3550. @deffn {Command} {$dap_name dpreg} reg [value]
  3551. Displays the content of DP register at address @var{reg}, or set it to a new
  3552. value @var{value}.
  3553. In case of SWD, @var{reg} is a value in packed format
  3554. @math{dpbanksel << 4 | addr} and assumes values 0, 4, 8 ... 0xfc.
  3555. In case of JTAG it only assumes values 0, 4, 8 and 0xc.
  3556. @emph{Note:} Consider using @command{poll off} to avoid any disturbing
  3557. background activity by OpenOCD while you are operating at such low-level.
  3558. @end deffn
  3559. @deffn {Command} {$dap_name baseaddr} [num]
  3560. Displays debug base address from MEM-AP @var{num},
  3561. defaulting to the currently selected AP.
  3562. @end deffn
  3563. @deffn {Command} {$dap_name memaccess} [value]
  3564. Displays the number of extra tck cycles in the JTAG idle to use for MEM-AP
  3565. memory bus access [0-255], giving additional time to respond to reads.
  3566. If @var{value} is defined, first assigns that.
  3567. @end deffn
  3568. @deffn {Command} {$dap_name apcsw} [value [mask]]
  3569. Displays or changes CSW bit pattern for MEM-AP transfers.
  3570. At the begin of each memory access the CSW pattern is extended (bitwise or-ed)
  3571. by @dfn{Size} and @dfn{AddrInc} bit-fields according to transfer requirements
  3572. and the result is written to the real CSW register. All bits except dynamically
  3573. updated fields @dfn{Size} and @dfn{AddrInc} can be changed by changing
  3574. the CSW pattern. Refer to ARM ADI v5 manual chapter 7.6.4 and appendix A
  3575. for details.
  3576. Use @var{value} only syntax if you want to set the new CSW pattern as a whole.
  3577. The example sets HPROT1 bit (required by Cortex-M) and clears the rest of
  3578. the pattern:
  3579. @example
  3580. kx.dap apcsw 0x2000000
  3581. @end example
  3582. If @var{mask} is also used, the CSW pattern is changed only on bit positions
  3583. where the mask bit is 1. The following example sets HPROT3 (cacheable)
  3584. and leaves the rest of the pattern intact. It configures memory access through
  3585. DCache on Cortex-M7.
  3586. @example
  3587. set CSW_HPROT3_CACHEABLE [expr 1 << 27]
  3588. samv.dap apcsw $CSW_HPROT3_CACHEABLE $CSW_HPROT3_CACHEABLE
  3589. @end example
  3590. Another example clears SPROT bit and leaves the rest of pattern intact:
  3591. @example
  3592. set CSW_SPROT [expr 1 << 30]
  3593. samv.dap apcsw 0 $CSW_SPROT
  3594. @end example
  3595. @emph{Note:} If you want to check the real value of CSW, not CSW pattern, use
  3596. @code{xxx.dap apreg 0}. @xref{DAP subcommand apreg,,}.
  3597. @emph{Warning:} Some of the CSW bits are vital for working memory transfer.
  3598. If you set a wrong CSW pattern and MEM-AP stopped working, use the following
  3599. example with a proper dap name:
  3600. @example
  3601. xxx.dap apcsw default
  3602. @end example
  3603. @end deffn
  3604. @deffn {Config Command} {$dap_name ti_be_32_quirks} [@option{enable}]
  3605. Set/get quirks mode for TI TMS450/TMS570 processors
  3606. Disabled by default
  3607. @end deffn
  3608. @node CPU Configuration
  3609. @chapter CPU Configuration
  3610. @cindex GDB target
  3611. This chapter discusses how to set up GDB debug targets for CPUs.
  3612. You can also access these targets without GDB
  3613. (@pxref{Architecture and Core Commands},
  3614. and @ref{targetstatehandling,,Target State handling}) and
  3615. through various kinds of NAND and NOR flash commands.
  3616. If you have multiple CPUs you can have multiple such targets.
  3617. We'll start by looking at how to examine the targets you have,
  3618. then look at how to add one more target and how to configure it.
  3619. @section Target List
  3620. @cindex target, current
  3621. @cindex target, list
  3622. All targets that have been set up are part of a list,
  3623. where each member has a name.
  3624. That name should normally be the same as the TAP name.
  3625. You can display the list with the @command{targets}
  3626. (plural!) command.
  3627. This display often has only one CPU; here's what it might
  3628. look like with more than one:
  3629. @verbatim
  3630. TargetName Type Endian TapName State
  3631. -- ------------------ ---------- ------ ------------------ ------------
  3632. 0* at91rm9200.cpu arm920t little at91rm9200.cpu running
  3633. 1 MyTarget cortex_m little mychip.foo tap-disabled
  3634. @end verbatim
  3635. One member of that list is the @dfn{current target}, which
  3636. is implicitly referenced by many commands.
  3637. It's the one marked with a @code{*} near the target name.
  3638. In particular, memory addresses often refer to the address
  3639. space seen by that current target.
  3640. Commands like @command{mdw} (memory display words)
  3641. and @command{flash erase_address} (erase NOR flash blocks)
  3642. are examples; and there are many more.
  3643. Several commands let you examine the list of targets:
  3644. @deffn {Command} {target current}
  3645. Returns the name of the current target.
  3646. @end deffn
  3647. @deffn {Command} {target names}
  3648. Lists the names of all current targets in the list.
  3649. @example
  3650. foreach t [target names] @{
  3651. puts [format "Target: %s\n" $t]
  3652. @}
  3653. @end example
  3654. @end deffn
  3655. @c yep, "target list" would have been better.
  3656. @c plus maybe "target setdefault".
  3657. @deffn {Command} {targets} [name]
  3658. @emph{Note: the name of this command is plural. Other target
  3659. command names are singular.}
  3660. With no parameter, this command displays a table of all known
  3661. targets in a user friendly form.
  3662. With a parameter, this command sets the current target to
  3663. the given target with the given @var{name}; this is
  3664. only relevant on boards which have more than one target.
  3665. @end deffn
  3666. @section Target CPU Types
  3667. @cindex target type
  3668. @cindex CPU type
  3669. Each target has a @dfn{CPU type}, as shown in the output of
  3670. the @command{targets} command. You need to specify that type
  3671. when calling @command{target create}.
  3672. The CPU type indicates more than just the instruction set.
  3673. It also indicates how that instruction set is implemented,
  3674. what kind of debug support it integrates,
  3675. whether it has an MMU (and if so, what kind),
  3676. what core-specific commands may be available
  3677. (@pxref{Architecture and Core Commands}),
  3678. and more.
  3679. It's easy to see what target types are supported,
  3680. since there's a command to list them.
  3681. @anchor{targettypes}
  3682. @deffn {Command} {target types}
  3683. Lists all supported target types.
  3684. At this writing, the supported CPU types are:
  3685. @itemize @bullet
  3686. @item @code{aarch64} -- this is an ARMv8-A core with an MMU.
  3687. @item @code{arm11} -- this is a generation of ARMv6 cores.
  3688. @item @code{arm720t} -- this is an ARMv4 core with an MMU.
  3689. @item @code{arm7tdmi} -- this is an ARMv4 core.
  3690. @item @code{arm920t} -- this is an ARMv4 core with an MMU.
  3691. @item @code{arm926ejs} -- this is an ARMv5 core with an MMU.
  3692. @item @code{arm946e} -- this is an ARMv5 core with an MMU.
  3693. @item @code{arm966e} -- this is an ARMv5 core.
  3694. @item @code{arm9tdmi} -- this is an ARMv4 core.
  3695. @item @code{avr} -- implements Atmel's 8-bit AVR instruction set.
  3696. (Support for this is preliminary and incomplete.)
  3697. @item @code{avr32_ap7k} -- this an AVR32 core.
  3698. @item @code{cortex_a} -- this is an ARMv7-A core with an MMU.
  3699. @item @code{cortex_m} -- this is an ARMv7-M core, supporting only the
  3700. compact Thumb2 instruction set. Supports also ARMv6-M and ARMv8-M cores
  3701. @item @code{cortex_r4} -- this is an ARMv7-R core.
  3702. @item @code{dragonite} -- resembles arm966e.
  3703. @item @code{dsp563xx} -- implements Freescale's 24-bit DSP.
  3704. (Support for this is still incomplete.)
  3705. @item @code{dsp5680xx} -- implements Freescale's 5680x DSP.
  3706. @item @code{esirisc} -- this is an EnSilica eSi-RISC core.
  3707. The current implementation supports eSi-32xx cores.
  3708. @item @code{fa526} -- resembles arm920 (w/o Thumb).
  3709. @item @code{feroceon} -- resembles arm926.
  3710. @item @code{hla_target} -- a Cortex-M alternative to work with HL adapters like ST-Link.
  3711. @item @code{ls1_sap} -- this is the SAP on NXP LS102x CPUs,
  3712. allowing access to physical memory addresses independently of CPU cores.
  3713. @item @code{mem_ap} -- this is an ARM debug infrastructure Access Port without
  3714. a CPU, through which bus read and write cycles can be generated; it may be
  3715. useful for working with non-CPU hardware behind an AP or during development of
  3716. support for new CPUs.
  3717. It's possible to connect a GDB client to this target (the GDB port has to be
  3718. specified, @xref{gdbportoverride,,option -gdb-port}.), and a fake ARM core will
  3719. be emulated to comply to GDB remote protocol.
  3720. @item @code{mips_m4k} -- a MIPS core.
  3721. @item @code{mips_mips64} -- a MIPS64 core.
  3722. @item @code{nds32_v2} -- this is an Andes NDS32 v2 core.
  3723. @item @code{nds32_v3} -- this is an Andes NDS32 v3 core.
  3724. @item @code{nds32_v3m} -- this is an Andes NDS32 v3m core.
  3725. @item @code{or1k} -- this is an OpenRISC 1000 core.
  3726. The current implementation supports three JTAG TAP cores:
  3727. @itemize @minus
  3728. @item @code{OpenCores TAP} (See: @url{http://opencores.org/project@comma{}jtag})
  3729. @item @code{Altera Virtual JTAG TAP} (See: @url{http://www.altera.com/literature/ug/ug_virtualjtag.pdf})
  3730. @item @code{Xilinx BSCAN_* virtual JTAG interface} (See: @url{http://www.xilinx.com/support/documentation/sw_manuals/xilinx14_2/spartan6_hdl.pdf})
  3731. @end itemize
  3732. And two debug interfaces cores:
  3733. @itemize @minus
  3734. @item @code{Advanced debug interface}
  3735. @*(See: @url{http://opencores.org/project@comma{}adv_debug_sys})
  3736. @item @code{SoC Debug Interface}
  3737. @*(See: @url{http://opencores.org/project@comma{}dbg_interface})
  3738. @end itemize
  3739. @item @code{quark_d20xx} -- an Intel Quark D20xx core.
  3740. @item @code{quark_x10xx} -- an Intel Quark X10xx core.
  3741. @item @code{riscv} -- a RISC-V core.
  3742. @item @code{stm8} -- implements an STM8 core.
  3743. @item @code{testee} -- a dummy target for cases without a real CPU, e.g. CPLD.
  3744. @item @code{xscale} -- this is actually an architecture,
  3745. not a CPU type. It is based on the ARMv5 architecture.
  3746. @end itemize
  3747. @end deffn
  3748. To avoid being confused by the variety of ARM based cores, remember
  3749. this key point: @emph{ARM is a technology licencing company}.
  3750. (See: @url{http://www.arm.com}.)
  3751. The CPU name used by OpenOCD will reflect the CPU design that was
  3752. licensed, not a vendor brand which incorporates that design.
  3753. Name prefixes like arm7, arm9, arm11, and cortex
  3754. reflect design generations;
  3755. while names like ARMv4, ARMv5, ARMv6, ARMv7 and ARMv8
  3756. reflect an architecture version implemented by a CPU design.
  3757. @anchor{targetconfiguration}
  3758. @section Target Configuration
  3759. Before creating a ``target'', you must have added its TAP to the scan chain.
  3760. When you've added that TAP, you will have a @code{dotted.name}
  3761. which is used to set up the CPU support.
  3762. The chip-specific configuration file will normally configure its CPU(s)
  3763. right after it adds all of the chip's TAPs to the scan chain.
  3764. Although you can set up a target in one step, it's often clearer if you
  3765. use shorter commands and do it in two steps: create it, then configure
  3766. optional parts.
  3767. All operations on the target after it's created will use a new
  3768. command, created as part of target creation.
  3769. The two main things to configure after target creation are
  3770. a work area, which usually has target-specific defaults even
  3771. if the board setup code overrides them later;
  3772. and event handlers (@pxref{targetevents,,Target Events}), which tend
  3773. to be much more board-specific.
  3774. The key steps you use might look something like this
  3775. @example
  3776. dap create mychip.dap -chain-position mychip.cpu
  3777. target create MyTarget cortex_m -dap mychip.dap
  3778. MyTarget configure -work-area-phys 0x08000 -work-area-size 8096
  3779. MyTarget configure -event reset-deassert-pre @{ jtag_rclk 5 @}
  3780. MyTarget configure -event reset-init @{ myboard_reinit @}
  3781. @end example
  3782. You should specify a working area if you can; typically it uses some
  3783. on-chip SRAM.
  3784. Such a working area can speed up many things, including bulk
  3785. writes to target memory;
  3786. flash operations like checking to see if memory needs to be erased;
  3787. GDB memory checksumming;
  3788. and more.
  3789. @quotation Warning
  3790. On more complex chips, the work area can become
  3791. inaccessible when application code
  3792. (such as an operating system)
  3793. enables or disables the MMU.
  3794. For example, the particular MMU context used to access the virtual
  3795. address will probably matter ... and that context might not have
  3796. easy access to other addresses needed.
  3797. At this writing, OpenOCD doesn't have much MMU intelligence.
  3798. @end quotation
  3799. It's often very useful to define a @code{reset-init} event handler.
  3800. For systems that are normally used with a boot loader,
  3801. common tasks include updating clocks and initializing memory
  3802. controllers.
  3803. That may be needed to let you write the boot loader into flash,
  3804. in order to ``de-brick'' your board; or to load programs into
  3805. external DDR memory without having run the boot loader.
  3806. @deffn {Config Command} {target create} target_name type configparams...
  3807. This command creates a GDB debug target that refers to a specific JTAG tap.
  3808. It enters that target into a list, and creates a new
  3809. command (@command{@var{target_name}}) which is used for various
  3810. purposes including additional configuration.
  3811. @itemize @bullet
  3812. @item @var{target_name} ... is the name of the debug target.
  3813. By convention this should be the same as the @emph{dotted.name}
  3814. of the TAP associated with this target, which must be specified here
  3815. using the @code{-chain-position @var{dotted.name}} configparam.
  3816. This name is also used to create the target object command,
  3817. referred to here as @command{$target_name},
  3818. and in other places the target needs to be identified.
  3819. @item @var{type} ... specifies the target type. @xref{targettypes,,target types}.
  3820. @item @var{configparams} ... all parameters accepted by
  3821. @command{$target_name configure} are permitted.
  3822. If the target is big-endian, set it here with @code{-endian big}.
  3823. You @emph{must} set the @code{-chain-position @var{dotted.name}} or
  3824. @code{-dap @var{dap_name}} here.
  3825. @end itemize
  3826. @end deffn
  3827. @deffn {Command} {$target_name configure} configparams...
  3828. The options accepted by this command may also be
  3829. specified as parameters to @command{target create}.
  3830. Their values can later be queried one at a time by
  3831. using the @command{$target_name cget} command.
  3832. @emph{Warning:} changing some of these after setup is dangerous.
  3833. For example, moving a target from one TAP to another;
  3834. and changing its endianness.
  3835. @itemize @bullet
  3836. @item @code{-chain-position} @var{dotted.name} -- names the TAP
  3837. used to access this target.
  3838. @item @code{-dap} @var{dap_name} -- names the DAP used to access
  3839. this target. @xref{dapdeclaration,,DAP declaration}, on how to
  3840. create and manage DAP instances.
  3841. @item @code{-endian} (@option{big}|@option{little}) -- specifies
  3842. whether the CPU uses big or little endian conventions
  3843. @item @code{-event} @var{event_name} @var{event_body} --
  3844. @xref{targetevents,,Target Events}.
  3845. Note that this updates a list of named event handlers.
  3846. Calling this twice with two different event names assigns
  3847. two different handlers, but calling it twice with the
  3848. same event name assigns only one handler.
  3849. Current target is temporarily overridden to the event issuing target
  3850. before handler code starts and switched back after handler is done.
  3851. @item @code{-work-area-backup} (@option{0}|@option{1}) -- says
  3852. whether the work area gets backed up; by default,
  3853. @emph{it is not backed up.}
  3854. When possible, use a working_area that doesn't need to be backed up,
  3855. since performing a backup slows down operations.
  3856. For example, the beginning of an SRAM block is likely to
  3857. be used by most build systems, but the end is often unused.
  3858. @item @code{-work-area-size} @var{size} -- specify work are size,
  3859. in bytes. The same size applies regardless of whether its physical
  3860. or virtual address is being used.
  3861. @item @code{-work-area-phys} @var{address} -- set the work area
  3862. base @var{address} to be used when no MMU is active.
  3863. @item @code{-work-area-virt} @var{address} -- set the work area
  3864. base @var{address} to be used when an MMU is active.
  3865. @emph{Do not specify a value for this except on targets with an MMU.}
  3866. The value should normally correspond to a static mapping for the
  3867. @code{-work-area-phys} address, set up by the current operating system.
  3868. @anchor{rtostype}
  3869. @item @code{-rtos} @var{rtos_type} -- enable rtos support for target,
  3870. @var{rtos_type} can be one of @option{auto}, @option{eCos},
  3871. @option{ThreadX}, @option{FreeRTOS}, @option{linux}, @option{ChibiOS},
  3872. @option{embKernel}, @option{mqx}, @option{uCOS-III}, @option{nuttx},
  3873. @option{RIOT}
  3874. @xref{gdbrtossupport,,RTOS Support}.
  3875. @item @code{-defer-examine} -- skip target examination at initial JTAG chain
  3876. scan and after a reset. A manual call to arp_examine is required to
  3877. access the target for debugging.
  3878. @item @code{-ap-num} @var{ap_number} -- set DAP access port for target,
  3879. @var{ap_number} is the numeric index of the DAP AP the target is connected to.
  3880. Use this option with systems where multiple, independent cores are connected
  3881. to separate access ports of the same DAP.
  3882. @item @code{-cti} @var{cti_name} -- set Cross-Trigger Interface (CTI) connected
  3883. to the target. Currently, only the @code{aarch64} target makes use of this option,
  3884. where it is a mandatory configuration for the target run control.
  3885. @xref{armcrosstrigger,,ARM Cross-Trigger Interface},
  3886. for instruction on how to declare and control a CTI instance.
  3887. @anchor{gdbportoverride}
  3888. @item @code{-gdb-port} @var{number} -- see command @command{gdb_port} for the
  3889. possible values of the parameter @var{number}, which are not only numeric values.
  3890. Use this option to override, for this target only, the global parameter set with
  3891. command @command{gdb_port}.
  3892. @xref{gdb_port,,command gdb_port}.
  3893. @item @code{-gdb-max-connections} @var{number} -- EXPERIMENTAL: set the maximum
  3894. number of GDB connections that are allowed for the target. Default is 1.
  3895. A negative value for @var{number} means unlimited connections.
  3896. See @xref{gdbmeminspect,,Using GDB as a non-intrusive memory inspector}.
  3897. @end itemize
  3898. @end deffn
  3899. @section Other $target_name Commands
  3900. @cindex object command
  3901. The Tcl/Tk language has the concept of object commands,
  3902. and OpenOCD adopts that same model for targets.
  3903. A good Tk example is a on screen button.
  3904. Once a button is created a button
  3905. has a name (a path in Tk terms) and that name is useable as a first
  3906. class command. For example in Tk, one can create a button and later
  3907. configure it like this:
  3908. @example
  3909. # Create
  3910. button .foobar -background red -command @{ foo @}
  3911. # Modify
  3912. .foobar configure -foreground blue
  3913. # Query
  3914. set x [.foobar cget -background]
  3915. # Report
  3916. puts [format "The button is %s" $x]
  3917. @end example
  3918. In OpenOCD's terms, the ``target'' is an object just like a Tcl/Tk
  3919. button, and its object commands are invoked the same way.
  3920. @example
  3921. str912.cpu mww 0x1234 0x42
  3922. omap3530.cpu mww 0x5555 123
  3923. @end example
  3924. The commands supported by OpenOCD target objects are:
  3925. @deffn {Command} {$target_name arp_examine} @option{allow-defer}
  3926. @deffnx {Command} {$target_name arp_halt}
  3927. @deffnx {Command} {$target_name arp_poll}
  3928. @deffnx {Command} {$target_name arp_reset}
  3929. @deffnx {Command} {$target_name arp_waitstate}
  3930. Internal OpenOCD scripts (most notably @file{startup.tcl})
  3931. use these to deal with specific reset cases.
  3932. They are not otherwise documented here.
  3933. @end deffn
  3934. @deffn {Command} {$target_name array2mem} arrayname width address count
  3935. @deffnx {Command} {$target_name mem2array} arrayname width address count
  3936. These provide an efficient script-oriented interface to memory.
  3937. The @code{array2mem} primitive writes bytes, halfwords, or words;
  3938. while @code{mem2array} reads them.
  3939. In both cases, the TCL side uses an array, and
  3940. the target side uses raw memory.
  3941. The efficiency comes from enabling the use of
  3942. bulk JTAG data transfer operations.
  3943. The script orientation comes from working with data
  3944. values that are packaged for use by TCL scripts;
  3945. @command{mdw} type primitives only print data they retrieve,
  3946. and neither store nor return those values.
  3947. @itemize
  3948. @item @var{arrayname} ... is the name of an array variable
  3949. @item @var{width} ... is 8/16/32 - indicating the memory access size
  3950. @item @var{address} ... is the target memory address
  3951. @item @var{count} ... is the number of elements to process
  3952. @end itemize
  3953. @end deffn
  3954. @deffn {Command} {$target_name cget} queryparm
  3955. Each configuration parameter accepted by
  3956. @command{$target_name configure}
  3957. can be individually queried, to return its current value.
  3958. The @var{queryparm} is a parameter name
  3959. accepted by that command, such as @code{-work-area-phys}.
  3960. There are a few special cases:
  3961. @itemize @bullet
  3962. @item @code{-event} @var{event_name} -- returns the handler for the
  3963. event named @var{event_name}.
  3964. This is a special case because setting a handler requires
  3965. two parameters.
  3966. @item @code{-type} -- returns the target type.
  3967. This is a special case because this is set using
  3968. @command{target create} and can't be changed
  3969. using @command{$target_name configure}.
  3970. @end itemize
  3971. For example, if you wanted to summarize information about
  3972. all the targets you might use something like this:
  3973. @example
  3974. foreach name [target names] @{
  3975. set y [$name cget -endian]
  3976. set z [$name cget -type]
  3977. puts [format "Chip %d is %s, Endian: %s, type: %s" \
  3978. $x $name $y $z]
  3979. @}
  3980. @end example
  3981. @end deffn
  3982. @anchor{targetcurstate}
  3983. @deffn {Command} {$target_name curstate}
  3984. Displays the current target state:
  3985. @code{debug-running},
  3986. @code{halted},
  3987. @code{reset},
  3988. @code{running}, or @code{unknown}.
  3989. (Also, @pxref{eventpolling,,Event Polling}.)
  3990. @end deffn
  3991. @deffn {Command} {$target_name eventlist}
  3992. Displays a table listing all event handlers
  3993. currently associated with this target.
  3994. @xref{targetevents,,Target Events}.
  3995. @end deffn
  3996. @deffn {Command} {$target_name invoke-event} event_name
  3997. Invokes the handler for the event named @var{event_name}.
  3998. (This is primarily intended for use by OpenOCD framework
  3999. code, for example by the reset code in @file{startup.tcl}.)
  4000. @end deffn
  4001. @deffn {Command} {$target_name mdd} [phys] addr [count]
  4002. @deffnx {Command} {$target_name mdw} [phys] addr [count]
  4003. @deffnx {Command} {$target_name mdh} [phys] addr [count]
  4004. @deffnx {Command} {$target_name mdb} [phys] addr [count]
  4005. Display contents of address @var{addr}, as
  4006. 64-bit doublewords (@command{mdd}),
  4007. 32-bit words (@command{mdw}), 16-bit halfwords (@command{mdh}),
  4008. or 8-bit bytes (@command{mdb}).
  4009. When the current target has an MMU which is present and active,
  4010. @var{addr} is interpreted as a virtual address.
  4011. Otherwise, or if the optional @var{phys} flag is specified,
  4012. @var{addr} is interpreted as a physical address.
  4013. If @var{count} is specified, displays that many units.
  4014. (If you want to manipulate the data instead of displaying it,
  4015. see the @code{mem2array} primitives.)
  4016. @end deffn
  4017. @deffn {Command} {$target_name mwd} [phys] addr doubleword [count]
  4018. @deffnx {Command} {$target_name mww} [phys] addr word [count]
  4019. @deffnx {Command} {$target_name mwh} [phys] addr halfword [count]
  4020. @deffnx {Command} {$target_name mwb} [phys] addr byte [count]
  4021. Writes the specified @var{doubleword} (64 bits), @var{word} (32 bits),
  4022. @var{halfword} (16 bits), or @var{byte} (8-bit) value,
  4023. at the specified address @var{addr}.
  4024. When the current target has an MMU which is present and active,
  4025. @var{addr} is interpreted as a virtual address.
  4026. Otherwise, or if the optional @var{phys} flag is specified,
  4027. @var{addr} is interpreted as a physical address.
  4028. If @var{count} is specified, fills that many units of consecutive address.
  4029. @end deffn
  4030. @anchor{targetevents}
  4031. @section Target Events
  4032. @cindex target events
  4033. @cindex events
  4034. At various times, certain things can happen, or you want them to happen.
  4035. For example:
  4036. @itemize @bullet
  4037. @item What should happen when GDB connects? Should your target reset?
  4038. @item When GDB tries to flash the target, do you need to enable the flash via a special command?
  4039. @item Is using SRST appropriate (and possible) on your system?
  4040. Or instead of that, do you need to issue JTAG commands to trigger reset?
  4041. SRST usually resets everything on the scan chain, which can be inappropriate.
  4042. @item During reset, do you need to write to certain memory locations
  4043. to set up system clocks or
  4044. to reconfigure the SDRAM?
  4045. How about configuring the watchdog timer, or other peripherals,
  4046. to stop running while you hold the core stopped for debugging?
  4047. @end itemize
  4048. All of the above items can be addressed by target event handlers.
  4049. These are set up by @command{$target_name configure -event} or
  4050. @command{target create ... -event}.
  4051. The programmer's model matches the @code{-command} option used in Tcl/Tk
  4052. buttons and events. The two examples below act the same, but one creates
  4053. and invokes a small procedure while the other inlines it.
  4054. @example
  4055. proc my_init_proc @{ @} @{
  4056. echo "Disabling watchdog..."
  4057. mww 0xfffffd44 0x00008000
  4058. @}
  4059. mychip.cpu configure -event reset-init my_init_proc
  4060. mychip.cpu configure -event reset-init @{
  4061. echo "Disabling watchdog..."
  4062. mww 0xfffffd44 0x00008000
  4063. @}
  4064. @end example
  4065. The following target events are defined:
  4066. @itemize @bullet
  4067. @item @b{debug-halted}
  4068. @* The target has halted for debug reasons (i.e.: breakpoint)
  4069. @item @b{debug-resumed}
  4070. @* The target has resumed (i.e.: GDB said run)
  4071. @item @b{early-halted}
  4072. @* Occurs early in the halt process
  4073. @item @b{examine-start}
  4074. @* Before target examine is called.
  4075. @item @b{examine-end}
  4076. @* After target examine is called with no errors.
  4077. @item @b{examine-fail}
  4078. @* After target examine fails.
  4079. @item @b{gdb-attach}
  4080. @* When GDB connects. Issued before any GDB communication with the target
  4081. starts. GDB expects the target is halted during attachment.
  4082. @xref{gdbmeminspect,,GDB as a non-intrusive memory inspector}, how to
  4083. connect GDB to running target.
  4084. The event can be also used to set up the target so it is possible to probe flash.
  4085. Probing flash is necessary during GDB connect if you want to use
  4086. @pxref{programmingusinggdb,,programming using GDB}.
  4087. Another use of the flash memory map is for GDB to automatically choose
  4088. hardware or software breakpoints depending on whether the breakpoint
  4089. is in RAM or read only memory.
  4090. Default is @code{halt}
  4091. @item @b{gdb-detach}
  4092. @* When GDB disconnects
  4093. @item @b{gdb-end}
  4094. @* When the target has halted and GDB is not doing anything (see early halt)
  4095. @item @b{gdb-flash-erase-start}
  4096. @* Before the GDB flash process tries to erase the flash (default is
  4097. @code{reset init})
  4098. @item @b{gdb-flash-erase-end}
  4099. @* After the GDB flash process has finished erasing the flash
  4100. @item @b{gdb-flash-write-start}
  4101. @* Before GDB writes to the flash
  4102. @item @b{gdb-flash-write-end}
  4103. @* After GDB writes to the flash (default is @code{reset halt})
  4104. @item @b{gdb-start}
  4105. @* Before the target steps, GDB is trying to start/resume the target
  4106. @item @b{halted}
  4107. @* The target has halted
  4108. @item @b{reset-assert-pre}
  4109. @* Issued as part of @command{reset} processing
  4110. after @command{reset-start} was triggered
  4111. but before either SRST alone is asserted on the scan chain,
  4112. or @code{reset-assert} is triggered.
  4113. @item @b{reset-assert}
  4114. @* Issued as part of @command{reset} processing
  4115. after @command{reset-assert-pre} was triggered.
  4116. When such a handler is present, cores which support this event will use
  4117. it instead of asserting SRST.
  4118. This support is essential for debugging with JTAG interfaces which
  4119. don't include an SRST line (JTAG doesn't require SRST), and for
  4120. selective reset on scan chains that have multiple targets.
  4121. @item @b{reset-assert-post}
  4122. @* Issued as part of @command{reset} processing
  4123. after @code{reset-assert} has been triggered.
  4124. or the target asserted SRST on the entire scan chain.
  4125. @item @b{reset-deassert-pre}
  4126. @* Issued as part of @command{reset} processing
  4127. after @code{reset-assert-post} has been triggered.
  4128. @item @b{reset-deassert-post}
  4129. @* Issued as part of @command{reset} processing
  4130. after @code{reset-deassert-pre} has been triggered
  4131. and (if the target is using it) after SRST has been
  4132. released on the scan chain.
  4133. @item @b{reset-end}
  4134. @* Issued as the final step in @command{reset} processing.
  4135. @item @b{reset-init}
  4136. @* Used by @b{reset init} command for board-specific initialization.
  4137. This event fires after @emph{reset-deassert-post}.
  4138. This is where you would configure PLLs and clocking, set up DRAM so
  4139. you can download programs that don't fit in on-chip SRAM, set up pin
  4140. multiplexing, and so on.
  4141. (You may be able to switch to a fast JTAG clock rate here, after
  4142. the target clocks are fully set up.)
  4143. @item @b{reset-start}
  4144. @* Issued as the first step in @command{reset} processing
  4145. before @command{reset-assert-pre} is called.
  4146. This is the most robust place to use @command{jtag_rclk}
  4147. or @command{adapter speed} to switch to a low JTAG clock rate,
  4148. when reset disables PLLs needed to use a fast clock.
  4149. @item @b{resume-start}
  4150. @* Before any target is resumed
  4151. @item @b{resume-end}
  4152. @* After all targets have resumed
  4153. @item @b{resumed}
  4154. @* Target has resumed
  4155. @item @b{step-start}
  4156. @* Before a target is single-stepped
  4157. @item @b{step-end}
  4158. @* After single-step has completed
  4159. @item @b{trace-config}
  4160. @* After target hardware trace configuration was changed
  4161. @end itemize
  4162. @quotation Note
  4163. OpenOCD events are not supposed to be preempt by another event, but this
  4164. is not enforced in current code. Only the target event @b{resumed} is
  4165. executed with polling disabled; this avoids polling to trigger the event
  4166. @b{halted}, reversing the logical order of execution of their handlers.
  4167. Future versions of OpenOCD will prevent the event preemption and will
  4168. disable the schedule of polling during the event execution. Do not rely
  4169. on polling in any event handler; this means, don't expect the status of
  4170. a core to change during the execution of the handler. The event handler
  4171. will have to enable polling or use @command{$target_name arp_poll} to
  4172. check if the core has changed status.
  4173. @end quotation
  4174. @node Flash Commands
  4175. @chapter Flash Commands
  4176. OpenOCD has different commands for NOR and NAND flash;
  4177. the ``flash'' command works with NOR flash, while
  4178. the ``nand'' command works with NAND flash.
  4179. This partially reflects different hardware technologies:
  4180. NOR flash usually supports direct CPU instruction and data bus access,
  4181. while data from a NAND flash must be copied to memory before it can be
  4182. used. (SPI flash must also be copied to memory before use.)
  4183. However, the documentation also uses ``flash'' as a generic term;
  4184. for example, ``Put flash configuration in board-specific files''.
  4185. Flash Steps:
  4186. @enumerate
  4187. @item Configure via the command @command{flash bank}
  4188. @* Do this in a board-specific configuration file,
  4189. passing parameters as needed by the driver.
  4190. @item Operate on the flash via @command{flash subcommand}
  4191. @* Often commands to manipulate the flash are typed by a human, or run
  4192. via a script in some automated way. Common tasks include writing a
  4193. boot loader, operating system, or other data.
  4194. @item GDB Flashing
  4195. @* Flashing via GDB requires the flash be configured via ``flash
  4196. bank'', and the GDB flash features be enabled.
  4197. @xref{gdbconfiguration,,GDB Configuration}.
  4198. @end enumerate
  4199. Many CPUs have the ability to ``boot'' from the first flash bank.
  4200. This means that misprogramming that bank can ``brick'' a system,
  4201. so that it can't boot.
  4202. JTAG tools, like OpenOCD, are often then used to ``de-brick'' the
  4203. board by (re)installing working boot firmware.
  4204. @anchor{norconfiguration}
  4205. @section Flash Configuration Commands
  4206. @cindex flash configuration
  4207. @deffn {Config Command} {flash bank} name driver base size chip_width bus_width target [driver_options]
  4208. Configures a flash bank which provides persistent storage
  4209. for addresses from @math{base} to @math{base + size - 1}.
  4210. These banks will often be visible to GDB through the target's memory map.
  4211. In some cases, configuring a flash bank will activate extra commands;
  4212. see the driver-specific documentation.
  4213. @itemize @bullet
  4214. @item @var{name} ... may be used to reference the flash bank
  4215. in other flash commands. A number is also available.
  4216. @item @var{driver} ... identifies the controller driver
  4217. associated with the flash bank being declared.
  4218. This is usually @code{cfi} for external flash, or else
  4219. the name of a microcontroller with embedded flash memory.
  4220. @xref{flashdriverlist,,Flash Driver List}.
  4221. @item @var{base} ... Base address of the flash chip.
  4222. @item @var{size} ... Size of the chip, in bytes.
  4223. For some drivers, this value is detected from the hardware.
  4224. @item @var{chip_width} ... Width of the flash chip, in bytes;
  4225. ignored for most microcontroller drivers.
  4226. @item @var{bus_width} ... Width of the data bus used to access the
  4227. chip, in bytes; ignored for most microcontroller drivers.
  4228. @item @var{target} ... Names the target used to issue
  4229. commands to the flash controller.
  4230. @comment Actually, it's currently a controller-specific parameter...
  4231. @item @var{driver_options} ... drivers may support, or require,
  4232. additional parameters. See the driver-specific documentation
  4233. for more information.
  4234. @end itemize
  4235. @quotation Note
  4236. This command is not available after OpenOCD initialization has completed.
  4237. Use it in board specific configuration files, not interactively.
  4238. @end quotation
  4239. @end deffn
  4240. @comment less confusing would be: "flash list" (like "nand list")
  4241. @deffn {Command} {flash banks}
  4242. Prints a one-line summary of each device that was
  4243. declared using @command{flash bank}, numbered from zero.
  4244. Note that this is the @emph{plural} form;
  4245. the @emph{singular} form is a very different command.
  4246. @end deffn
  4247. @deffn {Command} {flash list}
  4248. Retrieves a list of associative arrays for each device that was
  4249. declared using @command{flash bank}, numbered from zero.
  4250. This returned list can be manipulated easily from within scripts.
  4251. @end deffn
  4252. @deffn {Command} {flash probe} num
  4253. Identify the flash, or validate the parameters of the configured flash. Operation
  4254. depends on the flash type.
  4255. The @var{num} parameter is a value shown by @command{flash banks}.
  4256. Most flash commands will implicitly @emph{autoprobe} the bank;
  4257. flash drivers can distinguish between probing and autoprobing,
  4258. but most don't bother.
  4259. @end deffn
  4260. @section Preparing a Target before Flash Programming
  4261. The target device should be in well defined state before the flash programming
  4262. begins.
  4263. @emph{Always issue} @command{reset init} before @ref{flashprogrammingcommands,,Flash Programming Commands}.
  4264. Do not issue another @command{reset} or @command{reset halt} or @command{resume}
  4265. until the programming session is finished.
  4266. If you use @ref{programmingusinggdb,,Programming using GDB},
  4267. the target is prepared automatically in the event gdb-flash-erase-start
  4268. The jimtcl script @command{program} calls @command{reset init} explicitly.
  4269. @section Erasing, Reading, Writing to Flash
  4270. @cindex flash erasing
  4271. @cindex flash reading
  4272. @cindex flash writing
  4273. @cindex flash programming
  4274. @anchor{flashprogrammingcommands}
  4275. One feature distinguishing NOR flash from NAND or serial flash technologies
  4276. is that for read access, it acts exactly like any other addressable memory.
  4277. This means you can use normal memory read commands like @command{mdw} or
  4278. @command{dump_image} with it, with no special @command{flash} subcommands.
  4279. @xref{memoryaccess,,Memory access}, and @ref{imageaccess,,Image access}.
  4280. Write access works differently. Flash memory normally needs to be erased
  4281. before it's written. Erasing a sector turns all of its bits to ones, and
  4282. writing can turn ones into zeroes. This is why there are special commands
  4283. for interactive erasing and writing, and why GDB needs to know which parts
  4284. of the address space hold NOR flash memory.
  4285. @quotation Note
  4286. Most of these erase and write commands leverage the fact that NOR flash
  4287. chips consume target address space. They implicitly refer to the current
  4288. JTAG target, and map from an address in that target's address space
  4289. back to a flash bank.
  4290. @comment In May 2009, those mappings may fail if any bank associated
  4291. @comment with that target doesn't successfully autoprobe ... bug worth fixing?
  4292. A few commands use abstract addressing based on bank and sector numbers,
  4293. and don't depend on searching the current target and its address space.
  4294. Avoid confusing the two command models.
  4295. @end quotation
  4296. Some flash chips implement software protection against accidental writes,
  4297. since such buggy writes could in some cases ``brick'' a system.
  4298. For such systems, erasing and writing may require sector protection to be
  4299. disabled first.
  4300. Examples include CFI flash such as ``Intel Advanced Bootblock flash'',
  4301. and AT91SAM7 on-chip flash.
  4302. @xref{flashprotect,,flash protect}.
  4303. @deffn {Command} {flash erase_sector} num first last
  4304. Erase sectors in bank @var{num}, starting at sector @var{first}
  4305. up to and including @var{last}.
  4306. Sector numbering starts at 0.
  4307. Providing a @var{last} sector of @option{last}
  4308. specifies "to the end of the flash bank".
  4309. The @var{num} parameter is a value shown by @command{flash banks}.
  4310. @end deffn
  4311. @deffn {Command} {flash erase_address} [@option{pad}] [@option{unlock}] address length
  4312. Erase sectors starting at @var{address} for @var{length} bytes.
  4313. Unless @option{pad} is specified, @math{address} must begin a
  4314. flash sector, and @math{address + length - 1} must end a sector.
  4315. Specifying @option{pad} erases extra data at the beginning and/or
  4316. end of the specified region, as needed to erase only full sectors.
  4317. The flash bank to use is inferred from the @var{address}, and
  4318. the specified length must stay within that bank.
  4319. As a special case, when @var{length} is zero and @var{address} is
  4320. the start of the bank, the whole flash is erased.
  4321. If @option{unlock} is specified, then the flash is unprotected
  4322. before erase starts.
  4323. @end deffn
  4324. @deffn {Command} {flash filld} address double-word length
  4325. @deffnx {Command} {flash fillw} address word length
  4326. @deffnx {Command} {flash fillh} address halfword length
  4327. @deffnx {Command} {flash fillb} address byte length
  4328. Fills flash memory with the specified @var{double-word} (64 bits), @var{word} (32 bits),
  4329. @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
  4330. starting at @var{address} and continuing
  4331. for @var{length} units (word/halfword/byte).
  4332. No erasure is done before writing; when needed, that must be done
  4333. before issuing this command.
  4334. Writes are done in blocks of up to 1024 bytes, and each write is
  4335. verified by reading back the data and comparing it to what was written.
  4336. The flash bank to use is inferred from the @var{address} of
  4337. each block, and the specified length must stay within that bank.
  4338. @end deffn
  4339. @comment no current checks for errors if fill blocks touch multiple banks!
  4340. @deffn {Command} {flash mdw} addr [count]
  4341. @deffnx {Command} {flash mdh} addr [count]
  4342. @deffnx {Command} {flash mdb} addr [count]
  4343. Display contents of address @var{addr}, as
  4344. 32-bit words (@command{mdw}), 16-bit halfwords (@command{mdh}),
  4345. or 8-bit bytes (@command{mdb}).
  4346. If @var{count} is specified, displays that many units.
  4347. Reads from flash using the flash driver, therefore it enables reading
  4348. from a bank not mapped in target address space.
  4349. The flash bank to use is inferred from the @var{address} of
  4350. each block, and the specified length must stay within that bank.
  4351. @end deffn
  4352. @deffn {Command} {flash write_bank} num filename [offset]
  4353. Write the binary @file{filename} to flash bank @var{num},
  4354. starting at @var{offset} bytes from the beginning of the bank. If @var{offset}
  4355. is omitted, start at the beginning of the flash bank.
  4356. The @var{num} parameter is a value shown by @command{flash banks}.
  4357. @end deffn
  4358. @deffn {Command} {flash read_bank} num filename [offset [length]]
  4359. Read @var{length} bytes from the flash bank @var{num} starting at @var{offset}
  4360. and write the contents to the binary @file{filename}. If @var{offset} is
  4361. omitted, start at the beginning of the flash bank. If @var{length} is omitted,
  4362. read the remaining bytes from the flash bank.
  4363. The @var{num} parameter is a value shown by @command{flash banks}.
  4364. @end deffn
  4365. @deffn {Command} {flash verify_bank} num filename [offset]
  4366. Compare the contents of the binary file @var{filename} with the contents of the
  4367. flash bank @var{num} starting at @var{offset}. If @var{offset} is omitted,
  4368. start at the beginning of the flash bank. Fail if the contents do not match.
  4369. The @var{num} parameter is a value shown by @command{flash banks}.
  4370. @end deffn
  4371. @deffn {Command} {flash write_image} [erase] [unlock] filename [offset] [type]
  4372. Write the image @file{filename} to the current target's flash bank(s).
  4373. Only loadable sections from the image are written.
  4374. A relocation @var{offset} may be specified, in which case it is added
  4375. to the base address for each section in the image.
  4376. The file [@var{type}] can be specified
  4377. explicitly as @option{bin} (binary), @option{ihex} (Intel hex),
  4378. @option{elf} (ELF file), @option{s19} (Motorola s19).
  4379. @option{mem}, or @option{builder}.
  4380. The relevant flash sectors will be erased prior to programming
  4381. if the @option{erase} parameter is given. If @option{unlock} is
  4382. provided, then the flash banks are unlocked before erase and
  4383. program. The flash bank to use is inferred from the address of
  4384. each image section.
  4385. @quotation Warning
  4386. Be careful using the @option{erase} flag when the flash is holding
  4387. data you want to preserve.
  4388. Portions of the flash outside those described in the image's
  4389. sections might be erased with no notice.
  4390. @itemize
  4391. @item
  4392. When a section of the image being written does not fill out all the
  4393. sectors it uses, the unwritten parts of those sectors are necessarily
  4394. also erased, because sectors can't be partially erased.
  4395. @item
  4396. Data stored in sector "holes" between image sections are also affected.
  4397. For example, "@command{flash write_image erase ...}" of an image with
  4398. one byte at the beginning of a flash bank and one byte at the end
  4399. erases the entire bank -- not just the two sectors being written.
  4400. @end itemize
  4401. Also, when flash protection is important, you must re-apply it after
  4402. it has been removed by the @option{unlock} flag.
  4403. @end quotation
  4404. @end deffn
  4405. @deffn {Command} {flash verify_image} filename [offset] [type]
  4406. Verify the image @file{filename} to the current target's flash bank(s).
  4407. Parameters follow the description of 'flash write_image'.
  4408. In contrast to the 'verify_image' command, for banks with specific
  4409. verify method, that one is used instead of the usual target's read
  4410. memory methods. This is necessary for flash banks not readable by
  4411. ordinary memory reads.
  4412. This command gives only an overall good/bad result for each bank, not
  4413. addresses of individual failed bytes as it's intended only as quick
  4414. check for successful programming.
  4415. @end deffn
  4416. @section Other Flash commands
  4417. @cindex flash protection
  4418. @deffn {Command} {flash erase_check} num
  4419. Check erase state of sectors in flash bank @var{num},
  4420. and display that status.
  4421. The @var{num} parameter is a value shown by @command{flash banks}.
  4422. @end deffn
  4423. @deffn {Command} {flash info} num [sectors]
  4424. Print info about flash bank @var{num}, a list of protection blocks
  4425. and their status. Use @option{sectors} to show a list of sectors instead.
  4426. The @var{num} parameter is a value shown by @command{flash banks}.
  4427. This command will first query the hardware, it does not print cached
  4428. and possibly stale information.
  4429. @end deffn
  4430. @anchor{flashprotect}
  4431. @deffn {Command} {flash protect} num first last (@option{on}|@option{off})
  4432. Enable (@option{on}) or disable (@option{off}) protection of flash blocks
  4433. in flash bank @var{num}, starting at protection block @var{first}
  4434. and continuing up to and including @var{last}.
  4435. Providing a @var{last} block of @option{last}
  4436. specifies "to the end of the flash bank".
  4437. The @var{num} parameter is a value shown by @command{flash banks}.
  4438. The protection block is usually identical to a flash sector.
  4439. Some devices may utilize a protection block distinct from flash sector.
  4440. See @command{flash info} for a list of protection blocks.
  4441. @end deffn
  4442. @deffn {Command} {flash padded_value} num value
  4443. Sets the default value used for padding any image sections, This should
  4444. normally match the flash bank erased value. If not specified by this
  4445. command or the flash driver then it defaults to 0xff.
  4446. @end deffn
  4447. @anchor{program}
  4448. @deffn {Command} {program} filename [preverify] [verify] [reset] [exit] [offset]
  4449. This is a helper script that simplifies using OpenOCD as a standalone
  4450. programmer. The only required parameter is @option{filename}, the others are optional.
  4451. @xref{Flash Programming}.
  4452. @end deffn
  4453. @anchor{flashdriverlist}
  4454. @section Flash Driver List
  4455. As noted above, the @command{flash bank} command requires a driver name,
  4456. and allows driver-specific options and behaviors.
  4457. Some drivers also activate driver-specific commands.
  4458. @deffn {Flash Driver} {virtual}
  4459. This is a special driver that maps a previously defined bank to another
  4460. address. All bank settings will be copied from the master physical bank.
  4461. The @var{virtual} driver defines one mandatory parameters,
  4462. @itemize
  4463. @item @var{master_bank} The bank that this virtual address refers to.
  4464. @end itemize
  4465. So in the following example addresses 0xbfc00000 and 0x9fc00000 refer to
  4466. the flash bank defined at address 0x1fc00000. Any command executed on
  4467. the virtual banks is actually performed on the physical banks.
  4468. @example
  4469. flash bank $_FLASHNAME pic32mx 0x1fc00000 0 0 0 $_TARGETNAME
  4470. flash bank vbank0 virtual 0xbfc00000 0 0 0 \
  4471. $_TARGETNAME $_FLASHNAME
  4472. flash bank vbank1 virtual 0x9fc00000 0 0 0 \
  4473. $_TARGETNAME $_FLASHNAME
  4474. @end example
  4475. @end deffn
  4476. @subsection External Flash
  4477. @deffn {Flash Driver} {cfi}
  4478. @cindex Common Flash Interface
  4479. @cindex CFI
  4480. The ``Common Flash Interface'' (CFI) is the main standard for
  4481. external NOR flash chips, each of which connects to a
  4482. specific external chip select on the CPU.
  4483. Frequently the first such chip is used to boot the system.
  4484. Your board's @code{reset-init} handler might need to
  4485. configure additional chip selects using other commands (like: @command{mww} to
  4486. configure a bus and its timings), or
  4487. perhaps configure a GPIO pin that controls the ``write protect'' pin
  4488. on the flash chip.
  4489. The CFI driver can use a target-specific working area to significantly
  4490. speed up operation.
  4491. The CFI driver can accept the following optional parameters, in any order:
  4492. @itemize
  4493. @item @var{jedec_probe} ... is used to detect certain non-CFI flash ROMs,
  4494. like AM29LV010 and similar types.
  4495. @item @var{x16_as_x8} ... when a 16-bit flash is hooked up to an 8-bit bus.
  4496. @item @var{bus_swap} ... when data bytes in a 16-bit flash needs to be swapped.
  4497. @item @var{data_swap} ... when data bytes in a 16-bit flash needs to be
  4498. swapped when writing data values (i.e. not CFI commands).
  4499. @end itemize
  4500. To configure two adjacent banks of 16 MBytes each, both sixteen bits (two bytes)
  4501. wide on a sixteen bit bus:
  4502. @example
  4503. flash bank $_FLASHNAME cfi 0x00000000 0x01000000 2 2 $_TARGETNAME
  4504. flash bank $_FLASHNAME cfi 0x01000000 0x01000000 2 2 $_TARGETNAME
  4505. @end example
  4506. To configure one bank of 32 MBytes
  4507. built from two sixteen bit (two byte) wide parts wired in parallel
  4508. to create a thirty-two bit (four byte) bus with doubled throughput:
  4509. @example
  4510. flash bank $_FLASHNAME cfi 0x00000000 0x02000000 2 4 $_TARGETNAME
  4511. @end example
  4512. @c "cfi part_id" disabled
  4513. @end deffn
  4514. @deffn {Flash Driver} {jtagspi}
  4515. @cindex Generic JTAG2SPI driver
  4516. @cindex SPI
  4517. @cindex jtagspi
  4518. @cindex bscan_spi
  4519. Several FPGAs and CPLDs can retrieve their configuration (bitstream) from a
  4520. SPI flash connected to them. To access this flash from the host, the device
  4521. is first programmed with a special proxy bitstream that
  4522. exposes the SPI flash on the device's JTAG interface. The flash can then be
  4523. accessed through JTAG.
  4524. Since signaling between JTAG and SPI is compatible, all that is required for
  4525. a proxy bitstream is to connect TDI-MOSI, TDO-MISO, TCK-CLK and activate
  4526. the flash chip select when the JTAG state machine is in SHIFT-DR. Such
  4527. a bitstream for several Xilinx FPGAs can be found in
  4528. @file{contrib/loaders/flash/fpga/xilinx_bscan_spi.py}. It requires
  4529. @uref{https://github.com/m-labs/migen, migen} and a Xilinx toolchain to build.
  4530. This flash bank driver requires a target on a JTAG tap and will access that
  4531. tap directly. Since no support from the target is needed, the target can be a
  4532. "testee" dummy. Since the target does not expose the flash memory
  4533. mapping, target commands that would otherwise be expected to access the flash
  4534. will not work. These include all @command{*_image} and
  4535. @command{$target_name m*} commands as well as @command{program}. Equivalent
  4536. functionality is available through the @command{flash write_bank},
  4537. @command{flash read_bank}, and @command{flash verify_bank} commands.
  4538. @itemize
  4539. @item @var{ir} ... is loaded into the JTAG IR to map the flash as the JTAG DR.
  4540. For the bitstreams generated from @file{xilinx_bscan_spi.py} this is the
  4541. @var{USER1} instruction.
  4542. @end itemize
  4543. @example
  4544. target create $_TARGETNAME testee -chain-position $_CHIPNAME.fpga
  4545. set _XILINX_USER1 0x02
  4546. flash bank $_FLASHNAME spi 0x0 0 0 0 \
  4547. $_TARGETNAME $_XILINX_USER1
  4548. @end example
  4549. @end deffn
  4550. @deffn {Flash Driver} {xcf}
  4551. @cindex Xilinx Platform flash driver
  4552. @cindex xcf
  4553. Xilinx FPGAs can be configured from specialized flash ICs named Platform Flash.
  4554. It is (almost) regular NOR flash with erase sectors, program pages, etc. The
  4555. only difference is special registers controlling its FPGA specific behavior.
  4556. They must be properly configured for successful FPGA loading using
  4557. additional @var{xcf} driver command:
  4558. @deffn {Command} {xcf ccb} <bank_id>
  4559. command accepts additional parameters:
  4560. @itemize
  4561. @item @var{external|internal} ... selects clock source.
  4562. @item @var{serial|parallel} ... selects serial or parallel data bus mode.
  4563. @item @var{slave|master} ... selects slave of master mode for flash device.
  4564. @item @var{40|20} ... selects clock frequency in MHz for internal clock
  4565. in master mode.
  4566. @end itemize
  4567. @example
  4568. xcf ccb 0 external parallel slave 40
  4569. @end example
  4570. All of them must be specified even if clock frequency is pointless
  4571. in slave mode. If only bank id specified than command prints current
  4572. CCB register value. Note: there is no need to write this register
  4573. every time you erase/program data sectors because it stores in
  4574. dedicated sector.
  4575. @end deffn
  4576. @deffn {Command} {xcf configure} <bank_id>
  4577. Initiates FPGA loading procedure. Useful if your board has no "configure"
  4578. button.
  4579. @example
  4580. xcf configure 0
  4581. @end example
  4582. @end deffn
  4583. Additional driver notes:
  4584. @itemize
  4585. @item Only single revision supported.
  4586. @item Driver automatically detects need of bit reverse, but
  4587. only "bin" (raw binary, do not confuse it with "bit") and "mcs"
  4588. (Intel hex) file types supported.
  4589. @item For additional info check xapp972.pdf and ug380.pdf.
  4590. @end itemize
  4591. @end deffn
  4592. @deffn {Flash Driver} {lpcspifi}
  4593. @cindex NXP SPI Flash Interface
  4594. @cindex SPIFI
  4595. @cindex lpcspifi
  4596. NXP's LPC43xx and LPC18xx families include a proprietary SPI
  4597. Flash Interface (SPIFI) peripheral that can drive and provide
  4598. memory mapped access to external SPI flash devices.
  4599. The lpcspifi driver initializes this interface and provides
  4600. program and erase functionality for these serial flash devices.
  4601. Use of this driver @b{requires} a working area of at least 1kB
  4602. to be configured on the target device; more than this will
  4603. significantly reduce flash programming times.
  4604. The setup command only requires the @var{base} parameter. All
  4605. other parameters are ignored, and the flash size and layout
  4606. are configured by the driver.
  4607. @example
  4608. flash bank $_FLASHNAME lpcspifi 0x14000000 0 0 0 $_TARGETNAME
  4609. @end example
  4610. @end deffn
  4611. @deffn {Flash Driver} {stmsmi}
  4612. @cindex STMicroelectronics Serial Memory Interface
  4613. @cindex SMI
  4614. @cindex stmsmi
  4615. Some devices from STMicroelectronics (e.g. STR75x MCU family,
  4616. SPEAr MPU family) include a proprietary
  4617. ``Serial Memory Interface'' (SMI) controller able to drive external
  4618. SPI flash devices.
  4619. Depending on specific device and board configuration, up to 4 external
  4620. flash devices can be connected.
  4621. SMI makes the flash content directly accessible in the CPU address
  4622. space; each external device is mapped in a memory bank.
  4623. CPU can directly read data, execute code and boot from SMI banks.
  4624. Normal OpenOCD commands like @command{mdw} can be used to display
  4625. the flash content.
  4626. The setup command only requires the @var{base} parameter in order
  4627. to identify the memory bank.
  4628. All other parameters are ignored. Additional information, like
  4629. flash size, are detected automatically.
  4630. @example
  4631. flash bank $_FLASHNAME stmsmi 0xf8000000 0 0 0 $_TARGETNAME
  4632. @end example
  4633. @end deffn
  4634. @deffn {Flash Driver} {stmqspi}
  4635. @cindex STMicroelectronics QuadSPI/OctoSPI Interface
  4636. @cindex QuadSPI
  4637. @cindex OctoSPI
  4638. @cindex stmqspi
  4639. Some devices from STMicroelectronics include a proprietary ``QuadSPI Interface''
  4640. (e.g. STM32F4, STM32F7, STM32L4) or ``OctoSPI Interface'' (e.g. STM32L4+)
  4641. controller able to drive one or even two (dual mode) external SPI flash devices.
  4642. The OctoSPI is a superset of QuadSPI, its presence is detected automatically.
  4643. Currently only the regular command mode is supported, whereas the HyperFlash
  4644. mode is not.
  4645. QuadSPI/OctoSPI makes the flash contents directly accessible in the CPU address
  4646. space; in case of dual mode both devices must be of the same type and are
  4647. mapped in the same memory bank (even and odd addresses interleaved).
  4648. CPU can directly read data, execute code (but not boot) from QuadSPI bank.
  4649. The 'flash bank' command only requires the @var{base} parameter and the extra
  4650. parameter @var{io_base} in order to identify the memory bank. Both are fixed
  4651. by hardware, see datasheet or RM. All other parameters are ignored.
  4652. The controller must be initialized after each reset and properly configured
  4653. for memory-mapped read operation for the particular flash chip(s), for the full
  4654. list of available register settings cf. the controller's RM. This setup is quite
  4655. board specific (that's why booting from this memory is not possible). The
  4656. flash driver infers all parameters from current controller register values when
  4657. 'flash probe @var{bank_id}' is executed.
  4658. Normal OpenOCD commands like @command{mdw} can be used to display the flash content,
  4659. but only after proper controller initialization as decribed above. However,
  4660. due to a silicon bug in some devices, attempting to access the very last word
  4661. should be avoided.
  4662. It is possible to use two (even different) flash chips alternatingly, if individual
  4663. bank chip selects are available. For some package variants, this is not the case
  4664. due to limited pin count. To switch from one to another, adjust FSEL bit accordingly
  4665. and re-issue 'flash probe bank_id'. Note that the bank base address will @emph{not}
  4666. change, so the address spaces of both devices will overlap. In dual flash mode
  4667. both chips must be identical regarding size and most other properties.
  4668. Block or sector protection internal to the flash chip is not handled by this
  4669. driver at all, but can be dealt with manually by the 'cmd' command, see below.
  4670. The sector protection via 'flash protect' command etc. is completely internal to
  4671. openocd, intended only to prevent accidental erase or overwrite and it does not
  4672. persist across openocd invocations.
  4673. OpenOCD contains a hardcoded list of flash devices with their properties,
  4674. these are auto-detected. If a device is not included in this list, SFDP discovery
  4675. is attempted. If this fails or gives inappropriate results, manual setting is
  4676. required (see 'set' command).
  4677. @example
  4678. flash bank $_FLASHNAME stmqspi 0x90000000 0 0 0 \
  4679. $_TARGETNAME 0xA0001000
  4680. flash bank $_FLASHNAME stmqspi 0x70000000 0 0 0 \
  4681. $_TARGETNAME 0xA0001400
  4682. @end example
  4683. There are three specific commands
  4684. @deffn {Command} {stmqspi mass_erase} bank_id
  4685. Clears sector protections and performs a mass erase. Works only if there is no
  4686. chip specific write protection engaged.
  4687. @end deffn
  4688. @deffn {Command} {stmqspi set} bank_id name total_size page_size read_cmd fread_cmd pprg_cmd mass_erase_cmd sector_size sector_erase_cmd
  4689. Set flash parameters: @var{name} human readable string, @var{total_size} size
  4690. in bytes, @var{page_size} is write page size. @var{read_cmd}, @var{fread_cmd} and @var{pprg_cmd}
  4691. are commands for reading and page programming. @var{fread_cmd} is used in DPI and QPI modes,
  4692. @var{read_cmd} in normal SPI (single line) mode. @var{mass_erase_cmd}, @var{sector_size}
  4693. and @var{sector_erase_cmd} are optional.
  4694. This command is required if chip id is not hardcoded yet and e.g. for EEPROMs or FRAMs
  4695. which don't support an id command.
  4696. In dual mode parameters of both chips are set identically. The parameters refer to
  4697. a single chip, so the whole bank gets twice the specified capacity etc.
  4698. @end deffn
  4699. @deffn {Command} {stmqspi cmd} bank_id resp_num cmd_byte ...
  4700. If @var{resp_num} is zero, sends command @var{cmd_byte} and following data
  4701. bytes. In dual mode command byte is sent to @emph{both} chips but data bytes are
  4702. sent @emph{alternatingly} to chip 1 and 2, first to flash 1, second to flash 2, etc.,
  4703. i.e. the total number of bytes (including cmd_byte) must be odd.
  4704. If @var{resp_num} is not zero, cmd and at most four following data bytes are
  4705. sent, in dual mode @emph{simultaneously} to both chips. Then @var{resp_num} bytes
  4706. are read interleaved from both chips starting with chip 1. In this case
  4707. @var{resp_num} must be even.
  4708. Note the hardware dictated subtle difference of those two cases in dual-flash mode.
  4709. To check basic communication settings, issue
  4710. @example
  4711. stmqspi cmd bank_id 0 0x04; stmqspi cmd bank_id 1 0x05
  4712. stmqspi cmd bank_id 0 0x06; stmqspi cmd bank_id 1 0x05
  4713. @end example
  4714. for single flash mode or
  4715. @example
  4716. stmqspi cmd bank_id 0 0x04; stmqspi cmd bank_id 2 0x05
  4717. stmqspi cmd bank_id 0 0x06; stmqspi cmd bank_id 2 0x05
  4718. @end example
  4719. for dual flash mode. This should return the status register contents.
  4720. In 8-line mode, @var{cmd_byte} is sent twice - first time as given, second time
  4721. complemented. Additionally, in 8-line mode only, some commands (e.g. Read Status)
  4722. need a dummy address, e.g.
  4723. @example
  4724. stmqspi cmd bank_id 1 0x05 0x00 0x00 0x00 0x00
  4725. @end example
  4726. should return the status register contents.
  4727. @end deffn
  4728. @end deffn
  4729. @deffn {Flash Driver} {mrvlqspi}
  4730. This driver supports QSPI flash controller of Marvell's Wireless
  4731. Microcontroller platform.
  4732. The flash size is autodetected based on the table of known JEDEC IDs
  4733. hardcoded in the OpenOCD sources.
  4734. @example
  4735. flash bank $_FLASHNAME mrvlqspi 0x0 0 0 0 $_TARGETNAME 0x46010000
  4736. @end example
  4737. @end deffn
  4738. @deffn {Flash Driver} {ath79}
  4739. @cindex Atheros ath79 SPI driver
  4740. @cindex ath79
  4741. Members of ATH79 SoC family from Atheros include a SPI interface with 3
  4742. chip selects.
  4743. On reset a SPI flash connected to the first chip select (CS0) is made
  4744. directly read-accessible in the CPU address space (up to 16MBytes)
  4745. and is usually used to store the bootloader and operating system.
  4746. Normal OpenOCD commands like @command{mdw} can be used to display
  4747. the flash content while it is in memory-mapped mode (only the first
  4748. 4MBytes are accessible without additional configuration on reset).
  4749. The setup command only requires the @var{base} parameter in order
  4750. to identify the memory bank. The actual value for the base address
  4751. is not otherwise used by the driver. However the mapping is passed
  4752. to gdb. Thus for the memory mapped flash (chipselect CS0) the base
  4753. address should be the actual memory mapped base address. For unmapped
  4754. chipselects (CS1 and CS2) care should be taken to use a base address
  4755. that does not overlap with real memory regions.
  4756. Additional information, like flash size, are detected automatically.
  4757. An optional additional parameter sets the chipselect for the bank,
  4758. with the default CS0.
  4759. CS1 and CS2 require additional GPIO setup before they can be used
  4760. since the alternate function must be enabled on the GPIO pin
  4761. CS1/CS2 is routed to on the given SoC.
  4762. @example
  4763. flash bank $_FLASHNAME ath79 0xbf000000 0 0 0 $_TARGETNAME
  4764. # When using multiple chipselects the base should be different
  4765. # for each, otherwise the write_image command is not able to
  4766. # distinguish the banks.
  4767. flash bank flash0 ath79 0xbf000000 0 0 0 $_TARGETNAME cs0
  4768. flash bank flash1 ath79 0x10000000 0 0 0 $_TARGETNAME cs1
  4769. flash bank flash2 ath79 0x20000000 0 0 0 $_TARGETNAME cs2
  4770. @end example
  4771. @end deffn
  4772. @deffn {Flash Driver} {fespi}
  4773. @cindex Freedom E SPI
  4774. @cindex fespi
  4775. SiFive's Freedom E SPI controller, used in HiFive and other boards.
  4776. @example
  4777. flash bank $_FLASHNAME fespi 0x20000000 0 0 0 $_TARGETNAME
  4778. @end example
  4779. @end deffn
  4780. @subsection Internal Flash (Microcontrollers)
  4781. @deffn {Flash Driver} {aduc702x}
  4782. The ADUC702x analog microcontrollers from Analog Devices
  4783. include internal flash and use ARM7TDMI cores.
  4784. The aduc702x flash driver works with models ADUC7019 through ADUC7028.
  4785. The setup command only requires the @var{target} argument
  4786. since all devices in this family have the same memory layout.
  4787. @example
  4788. flash bank $_FLASHNAME aduc702x 0 0 0 0 $_TARGETNAME
  4789. @end example
  4790. @end deffn
  4791. @deffn {Flash Driver} {ambiqmicro}
  4792. @cindex ambiqmicro
  4793. @cindex apollo
  4794. All members of the Apollo microcontroller family from
  4795. Ambiq Micro include internal flash and use ARM's Cortex-M4 core.
  4796. The host connects over USB to an FTDI interface that communicates
  4797. with the target using SWD.
  4798. The @var{ambiqmicro} driver reads the Chip Information Register detect
  4799. the device class of the MCU.
  4800. The Flash and SRAM sizes directly follow device class, and are used
  4801. to set up the flash banks.
  4802. If this fails, the driver will use default values set to the minimum
  4803. sizes of an Apollo chip.
  4804. All Apollo chips have two flash banks of the same size.
  4805. In all cases the first flash bank starts at location 0,
  4806. and the second bank starts after the first.
  4807. @example
  4808. # Flash bank 0
  4809. flash bank $_FLASHNAME ambiqmicro 0 0x00040000 0 0 $_TARGETNAME
  4810. # Flash bank 1 - same size as bank0, starts after bank 0.
  4811. flash bank $_FLASHNAME ambiqmicro 0x00040000 0x00040000 0 0 \
  4812. $_TARGETNAME
  4813. @end example
  4814. Flash is programmed using custom entry points into the bootloader.
  4815. This is the only way to program the flash as no flash control registers
  4816. are available to the user.
  4817. The @var{ambiqmicro} driver adds some additional commands:
  4818. @deffn {Command} {ambiqmicro mass_erase} <bank>
  4819. Erase entire bank.
  4820. @end deffn
  4821. @deffn {Command} {ambiqmicro page_erase} <bank> <first> <last>
  4822. Erase device pages.
  4823. @end deffn
  4824. @deffn {Command} {ambiqmicro program_otp} <bank> <offset> <count>
  4825. Program OTP is a one time operation to create write protected flash.
  4826. The user writes sectors to SRAM starting at 0x10000010.
  4827. Program OTP will write these sectors from SRAM to flash, and write protect
  4828. the flash.
  4829. @end deffn
  4830. @end deffn
  4831. @anchor{at91samd}
  4832. @deffn {Flash Driver} {at91samd}
  4833. @cindex at91samd
  4834. All members of the ATSAM D2x, D1x, D0x, ATSAMR, ATSAML and ATSAMC microcontroller
  4835. families from Atmel include internal flash and use ARM's Cortex-M0+ core.
  4836. Do not use for ATSAM D51 and E5x: use @xref{atsame5}.
  4837. The devices have one flash bank:
  4838. @example
  4839. flash bank $_FLASHNAME at91samd 0x00000000 0 1 1 $_TARGETNAME
  4840. @end example
  4841. @deffn {Command} {at91samd chip-erase}
  4842. Issues a complete Flash erase via the Device Service Unit (DSU). This can be
  4843. used to erase a chip back to its factory state and does not require the
  4844. processor to be halted.
  4845. @end deffn
  4846. @deffn {Command} {at91samd set-security}
  4847. Secures the Flash via the Set Security Bit (SSB) command. This prevents access
  4848. to the Flash and can only be undone by using the chip-erase command which
  4849. erases the Flash contents and turns off the security bit. Warning: at this
  4850. time, openocd will not be able to communicate with a secured chip and it is
  4851. therefore not possible to chip-erase it without using another tool.
  4852. @example
  4853. at91samd set-security enable
  4854. @end example
  4855. @end deffn
  4856. @deffn {Command} {at91samd eeprom}
  4857. Shows or sets the EEPROM emulation size configuration, stored in the User Row
  4858. of the Flash. When setting, the EEPROM size must be specified in bytes and it
  4859. must be one of the permitted sizes according to the datasheet. Settings are
  4860. written immediately but only take effect on MCU reset. EEPROM emulation
  4861. requires additional firmware support and the minimum EEPROM size may not be
  4862. the same as the minimum that the hardware supports. Set the EEPROM size to 0
  4863. in order to disable this feature.
  4864. @example
  4865. at91samd eeprom
  4866. at91samd eeprom 1024
  4867. @end example
  4868. @end deffn
  4869. @deffn {Command} {at91samd bootloader}
  4870. Shows or sets the bootloader size configuration, stored in the User Row of the
  4871. Flash. This is called the BOOTPROT region. When setting, the bootloader size
  4872. must be specified in bytes and it must be one of the permitted sizes according
  4873. to the datasheet. Settings are written immediately but only take effect on
  4874. MCU reset. Setting the bootloader size to 0 disables bootloader protection.
  4875. @example
  4876. at91samd bootloader
  4877. at91samd bootloader 16384
  4878. @end example
  4879. @end deffn
  4880. @deffn {Command} {at91samd dsu_reset_deassert}
  4881. This command releases internal reset held by DSU
  4882. and prepares reset vector catch in case of reset halt.
  4883. Command is used internally in event reset-deassert-post.
  4884. @end deffn
  4885. @deffn {Command} {at91samd nvmuserrow}
  4886. Writes or reads the entire 64 bit wide NVM user row register which is located at
  4887. 0x804000. This register includes various fuses lock-bits and factory calibration
  4888. data. Reading the register is done by invoking this command without any
  4889. arguments. Writing is possible by giving 1 or 2 hex values. The first argument
  4890. is the register value to be written and the second one is an optional changemask.
  4891. Every bit which value in changemask is 0 will stay unchanged. The lock- and
  4892. reserved-bits are masked out and cannot be changed.
  4893. @example
  4894. # Read user row
  4895. >at91samd nvmuserrow
  4896. NVMUSERROW: 0xFFFFFC5DD8E0C788
  4897. # Write 0xFFFFFC5DD8E0C788 to user row
  4898. >at91samd nvmuserrow 0xFFFFFC5DD8E0C788
  4899. # Write 0x12300 to user row but leave other bits and low
  4900. # byte unchanged
  4901. >at91samd nvmuserrow 0x12345 0xFFF00
  4902. @end example
  4903. @end deffn
  4904. @end deffn
  4905. @anchor{at91sam3}
  4906. @deffn {Flash Driver} {at91sam3}
  4907. @cindex at91sam3
  4908. All members of the AT91SAM3 microcontroller family from
  4909. Atmel include internal flash and use ARM's Cortex-M3 core. The driver
  4910. currently (6/22/09) recognizes the AT91SAM3U[1/2/4][C/E] chips. Note
  4911. that the driver was orginaly developed and tested using the
  4912. AT91SAM3U4E, using a SAM3U-EK eval board. Support for other chips in
  4913. the family was cribbed from the data sheet. @emph{Note to future
  4914. readers/updaters: Please remove this worrisome comment after other
  4915. chips are confirmed.}
  4916. The AT91SAM3U4[E/C] (256K) chips have two flash banks; most other chips
  4917. have one flash bank. In all cases the flash banks are at
  4918. the following fixed locations:
  4919. @example
  4920. # Flash bank 0 - all chips
  4921. flash bank $_FLASHNAME at91sam3 0x00080000 0 1 1 $_TARGETNAME
  4922. # Flash bank 1 - only 256K chips
  4923. flash bank $_FLASHNAME at91sam3 0x00100000 0 1 1 $_TARGETNAME
  4924. @end example
  4925. Internally, the AT91SAM3 flash memory is organized as follows.
  4926. Unlike the AT91SAM7 chips, these are not used as parameters
  4927. to the @command{flash bank} command:
  4928. @itemize
  4929. @item @emph{N-Banks:} 256K chips have 2 banks, others have 1 bank.
  4930. @item @emph{Bank Size:} 128K/64K Per flash bank
  4931. @item @emph{Sectors:} 16 or 8 per bank
  4932. @item @emph{SectorSize:} 8K Per Sector
  4933. @item @emph{PageSize:} 256 bytes per page. Note that OpenOCD operates on 'sector' sizes, not page sizes.
  4934. @end itemize
  4935. The AT91SAM3 driver adds some additional commands:
  4936. @deffn {Command} {at91sam3 gpnvm}
  4937. @deffnx {Command} {at91sam3 gpnvm clear} number
  4938. @deffnx {Command} {at91sam3 gpnvm set} number
  4939. @deffnx {Command} {at91sam3 gpnvm show} [@option{all}|number]
  4940. With no parameters, @command{show} or @command{show all},
  4941. shows the status of all GPNVM bits.
  4942. With @command{show} @var{number}, displays that bit.
  4943. With @command{set} @var{number} or @command{clear} @var{number},
  4944. modifies that GPNVM bit.
  4945. @end deffn
  4946. @deffn {Command} {at91sam3 info}
  4947. This command attempts to display information about the AT91SAM3
  4948. chip. @emph{First} it read the @code{CHIPID_CIDR} [address 0x400e0740, see
  4949. Section 28.2.1, page 505 of the AT91SAM3U 29/may/2009 datasheet,
  4950. document id: doc6430A] and decodes the values. @emph{Second} it reads the
  4951. various clock configuration registers and attempts to display how it
  4952. believes the chip is configured. By default, the SLOWCLK is assumed to
  4953. be 32768 Hz, see the command @command{at91sam3 slowclk}.
  4954. @end deffn
  4955. @deffn {Command} {at91sam3 slowclk} [value]
  4956. This command shows/sets the slow clock frequency used in the
  4957. @command{at91sam3 info} command calculations above.
  4958. @end deffn
  4959. @end deffn
  4960. @deffn {Flash Driver} {at91sam4}
  4961. @cindex at91sam4
  4962. All members of the AT91SAM4 microcontroller family from
  4963. Atmel include internal flash and use ARM's Cortex-M4 core.
  4964. This driver uses the same command names/syntax as @xref{at91sam3}.
  4965. @end deffn
  4966. @deffn {Flash Driver} {at91sam4l}
  4967. @cindex at91sam4l
  4968. All members of the AT91SAM4L microcontroller family from
  4969. Atmel include internal flash and use ARM's Cortex-M4 core.
  4970. This driver uses the same command names/syntax as @xref{at91sam3}.
  4971. The AT91SAM4L driver adds some additional commands:
  4972. @deffn {Command} {at91sam4l smap_reset_deassert}
  4973. This command releases internal reset held by SMAP
  4974. and prepares reset vector catch in case of reset halt.
  4975. Command is used internally in event reset-deassert-post.
  4976. @end deffn
  4977. @end deffn
  4978. @anchor{atsame5}
  4979. @deffn {Flash Driver} {atsame5}
  4980. @cindex atsame5
  4981. All members of the SAM E54, E53, E51 and D51 microcontroller
  4982. families from Microchip (former Atmel) include internal flash
  4983. and use ARM's Cortex-M4 core.
  4984. The devices have two ECC flash banks with a swapping feature.
  4985. This driver handles both banks together as it were one.
  4986. Bank swapping is not supported yet.
  4987. @example
  4988. flash bank $_FLASHNAME atsame5 0x00000000 0 1 1 $_TARGETNAME
  4989. @end example
  4990. @deffn {Command} {atsame5 bootloader}
  4991. Shows or sets the bootloader size configuration, stored in the User Page of the
  4992. Flash. This is called the BOOTPROT region. When setting, the bootloader size
  4993. must be specified in bytes. The nearest bigger protection size is used.
  4994. Settings are written immediately but only take effect on MCU reset.
  4995. Setting the bootloader size to 0 disables bootloader protection.
  4996. @example
  4997. atsame5 bootloader
  4998. atsame5 bootloader 16384
  4999. @end example
  5000. @end deffn
  5001. @deffn {Command} {atsame5 chip-erase}
  5002. Issues a complete Flash erase via the Device Service Unit (DSU). This can be
  5003. used to erase a chip back to its factory state and does not require the
  5004. processor to be halted.
  5005. @end deffn
  5006. @deffn {Command} {atsame5 dsu_reset_deassert}
  5007. This command releases internal reset held by DSU
  5008. and prepares reset vector catch in case of reset halt.
  5009. Command is used internally in event reset-deassert-post.
  5010. @end deffn
  5011. @deffn {Command} {atsame5 userpage}
  5012. Writes or reads the first 64 bits of NVM User Page which is located at
  5013. 0x804000. This field includes various fuses.
  5014. Reading is done by invoking this command without any arguments.
  5015. Writing is possible by giving 1 or 2 hex values. The first argument
  5016. is the value to be written and the second one is an optional bit mask
  5017. (a zero bit in the mask means the bit stays unchanged).
  5018. The reserved fields are always masked out and cannot be changed.
  5019. @example
  5020. # Read
  5021. >atsame5 userpage
  5022. USER PAGE: 0xAEECFF80FE9A9239
  5023. # Write
  5024. >atsame5 userpage 0xAEECFF80FE9A9239
  5025. # Write 2 to SEESBLK and 4 to SEEPSZ fields but leave other
  5026. # bits unchanged (setup SmartEEPROM of virtual size 8192
  5027. # bytes)
  5028. >atsame5 userpage 0x4200000000 0x7f00000000
  5029. @end example
  5030. @end deffn
  5031. @end deffn
  5032. @deffn {Flash Driver} {atsamv}
  5033. @cindex atsamv
  5034. All members of the ATSAMV7x, ATSAMS70, and ATSAME70 families from
  5035. Atmel include internal flash and use ARM's Cortex-M7 core.
  5036. This driver uses the same command names/syntax as @xref{at91sam3}.
  5037. @end deffn
  5038. @deffn {Flash Driver} {at91sam7}
  5039. All members of the AT91SAM7 microcontroller family from Atmel include
  5040. internal flash and use ARM7TDMI cores. The driver automatically
  5041. recognizes a number of these chips using the chip identification
  5042. register, and autoconfigures itself.
  5043. @example
  5044. flash bank $_FLASHNAME at91sam7 0 0 0 0 $_TARGETNAME
  5045. @end example
  5046. For chips which are not recognized by the controller driver, you must
  5047. provide additional parameters in the following order:
  5048. @itemize
  5049. @item @var{chip_model} ... label used with @command{flash info}
  5050. @item @var{banks}
  5051. @item @var{sectors_per_bank}
  5052. @item @var{pages_per_sector}
  5053. @item @var{pages_size}
  5054. @item @var{num_nvm_bits}
  5055. @item @var{freq_khz} ... required if an external clock is provided,
  5056. optional (but recommended) when the oscillator frequency is known
  5057. @end itemize
  5058. It is recommended that you provide zeroes for all of those values
  5059. except the clock frequency, so that everything except that frequency
  5060. will be autoconfigured.
  5061. Knowing the frequency helps ensure correct timings for flash access.
  5062. The flash controller handles erases automatically on a page (128/256 byte)
  5063. basis, so explicit erase commands are not necessary for flash programming.
  5064. However, there is an ``EraseAll`` command that can erase an entire flash
  5065. plane (of up to 256KB), and it will be used automatically when you issue
  5066. @command{flash erase_sector} or @command{flash erase_address} commands.
  5067. @deffn {Command} {at91sam7 gpnvm} bitnum (@option{set}|@option{clear})
  5068. Set or clear a ``General Purpose Non-Volatile Memory'' (GPNVM)
  5069. bit for the processor. Each processor has a number of such bits,
  5070. used for controlling features such as brownout detection (so they
  5071. are not truly general purpose).
  5072. @quotation Note
  5073. This assumes that the first flash bank (number 0) is associated with
  5074. the appropriate at91sam7 target.
  5075. @end quotation
  5076. @end deffn
  5077. @end deffn
  5078. @deffn {Flash Driver} {avr}
  5079. The AVR 8-bit microcontrollers from Atmel integrate flash memory.
  5080. @emph{The current implementation is incomplete.}
  5081. @comment - defines mass_erase ... pointless given flash_erase_address
  5082. @end deffn
  5083. @deffn {Flash Driver} {bluenrg-x}
  5084. STMicroelectronics BlueNRG-1, BlueNRG-2 and BlueNRG-LP Bluetooth low energy wireless system-on-chip. They include ARM Cortex-M0/M0+ core and internal flash memory.
  5085. The driver automatically recognizes these chips using
  5086. the chip identification registers, and autoconfigures itself.
  5087. @example
  5088. flash bank $_FLASHNAME bluenrg-x 0 0 0 0 $_TARGETNAME
  5089. @end example
  5090. Note that when users ask to erase all the sectors of the flash, a mass erase command is used which is faster than erasing
  5091. each single sector one by one.
  5092. @example
  5093. flash erase_sector 0 0 last # It will perform a mass erase
  5094. @end example
  5095. Triggering a mass erase is also useful when users want to disable readout protection.
  5096. @end deffn
  5097. @deffn {Flash Driver} {cc26xx}
  5098. All versions of the SimpleLink CC13xx and CC26xx microcontrollers from Texas
  5099. Instruments include internal flash. The cc26xx flash driver supports both the
  5100. CC13xx and CC26xx family of devices. The driver automatically recognizes the
  5101. specific version's flash parameters and autoconfigures itself. The flash bank
  5102. starts at address 0.
  5103. @example
  5104. flash bank $_FLASHNAME cc26xx 0 0 0 0 $_TARGETNAME
  5105. @end example
  5106. @end deffn
  5107. @deffn {Flash Driver} {cc3220sf}
  5108. The CC3220SF version of the SimpleLink CC32xx microcontrollers from Texas
  5109. Instruments includes 1MB of internal flash. The cc3220sf flash driver only
  5110. supports the internal flash. The serial flash on SimpleLink boards is
  5111. programmed via the bootloader over a UART connection. Security features of
  5112. the CC3220SF may erase the internal flash during power on reset. Refer to
  5113. documentation at @url{www.ti.com/cc3220sf} for details on security features
  5114. and programming the serial flash.
  5115. @example
  5116. flash bank $_FLASHNAME cc3220sf 0 0 0 0 $_TARGETNAME
  5117. @end example
  5118. @end deffn
  5119. @deffn {Flash Driver} {efm32}
  5120. All members of the EFM32 microcontroller family from Energy Micro include
  5121. internal flash and use ARM Cortex-M3 cores. The driver automatically recognizes
  5122. a number of these chips using the chip identification register, and
  5123. autoconfigures itself.
  5124. @example
  5125. flash bank $_FLASHNAME efm32 0 0 0 0 $_TARGETNAME
  5126. @end example
  5127. A special feature of efm32 controllers is that it is possible to completely disable the
  5128. debug interface by writing the correct values to the 'Debug Lock Word'. OpenOCD supports
  5129. this via the following command:
  5130. @example
  5131. efm32 debuglock num
  5132. @end example
  5133. The @var{num} parameter is a value shown by @command{flash banks}.
  5134. Note that in order for this command to take effect, the target needs to be reset.
  5135. @emph{The current implementation is incomplete. Unprotecting flash pages is not
  5136. supported.}
  5137. @end deffn
  5138. @deffn {Flash Driver} {esirisc}
  5139. Members of the eSi-RISC family may optionally include internal flash programmed
  5140. via the eSi-TSMC Flash interface. Additional parameters are required to
  5141. configure the driver: @option{cfg_address} is the base address of the
  5142. configuration register interface, @option{clock_hz} is the expected clock
  5143. frequency, and @option{wait_states} is the number of configured read wait states.
  5144. @example
  5145. flash bank $_FLASHNAME esirisc base_address size_bytes 0 0 \
  5146. $_TARGETNAME cfg_address clock_hz wait_states
  5147. @end example
  5148. @deffn {Command} {esirisc flash mass_erase} bank_id
  5149. Erase all pages in data memory for the bank identified by @option{bank_id}.
  5150. @end deffn
  5151. @deffn {Command} {esirisc flash ref_erase} bank_id
  5152. Erase the reference cell for the bank identified by @option{bank_id}. @emph{This
  5153. is an uncommon operation.}
  5154. @end deffn
  5155. @end deffn
  5156. @deffn {Flash Driver} {fm3}
  5157. All members of the FM3 microcontroller family from Fujitsu
  5158. include internal flash and use ARM Cortex-M3 cores.
  5159. The @var{fm3} driver uses the @var{target} parameter to select the
  5160. correct bank config, it can currently be one of the following:
  5161. @code{mb9bfxx1.cpu}, @code{mb9bfxx2.cpu}, @code{mb9bfxx3.cpu},
  5162. @code{mb9bfxx4.cpu}, @code{mb9bfxx5.cpu} or @code{mb9bfxx6.cpu}.
  5163. @example
  5164. flash bank $_FLASHNAME fm3 0 0 0 0 $_TARGETNAME
  5165. @end example
  5166. @end deffn
  5167. @deffn {Flash Driver} {fm4}
  5168. All members of the FM4 microcontroller family from Spansion (formerly Fujitsu)
  5169. include internal flash and use ARM Cortex-M4 cores.
  5170. The @var{fm4} driver uses a @var{family} parameter to select the
  5171. correct bank config, it can currently be one of the following:
  5172. @code{MB9BFx64}, @code{MB9BFx65}, @code{MB9BFx66}, @code{MB9BFx67}, @code{MB9BFx68},
  5173. @code{S6E2Cx8}, @code{S6E2Cx9}, @code{S6E2CxA} or @code{S6E2Dx},
  5174. with @code{x} treated as wildcard and otherwise case (and any trailing
  5175. characters) ignored.
  5176. @example
  5177. flash bank $@{_FLASHNAME@}0 fm4 0x00000000 0 0 0 \
  5178. $_TARGETNAME S6E2CCAJ0A
  5179. flash bank $@{_FLASHNAME@}1 fm4 0x00100000 0 0 0 \
  5180. $_TARGETNAME S6E2CCAJ0A
  5181. @end example
  5182. @emph{The current implementation is incomplete. Protection is not supported,
  5183. nor is Chip Erase (only Sector Erase is implemented).}
  5184. @end deffn
  5185. @deffn {Flash Driver} {kinetis}
  5186. @cindex kinetis
  5187. Kx, KLx, KVx and KE1x members of the Kinetis microcontroller family
  5188. from NXP (former Freescale) include
  5189. internal flash and use ARM Cortex-M0+ or M4 cores. The driver automatically
  5190. recognizes flash size and a number of flash banks (1-4) using the chip
  5191. identification register, and autoconfigures itself.
  5192. Use kinetis_ke driver for KE0x and KEAx devices.
  5193. The @var{kinetis} driver defines option:
  5194. @itemize
  5195. @item -sim-base @var{addr} ... base of System Integration Module where chip identification resides. Driver tries two known locations if option is omitted.
  5196. @end itemize
  5197. @example
  5198. flash bank $_FLASHNAME kinetis 0 0 0 0 $_TARGETNAME
  5199. @end example
  5200. @deffn {Config Command} {kinetis create_banks}
  5201. Configuration command enables automatic creation of additional flash banks
  5202. based on real flash layout of device. Banks are created during device probe.
  5203. Use 'flash probe 0' to force probe.
  5204. @end deffn
  5205. @deffn {Command} {kinetis fcf_source} [protection|write]
  5206. Select what source is used when writing to a Flash Configuration Field.
  5207. @option{protection} mode builds FCF content from protection bits previously
  5208. set by 'flash protect' command.
  5209. This mode is default. MCU is protected from unwanted locking by immediate
  5210. writing FCF after erase of relevant sector.
  5211. @option{write} mode enables direct write to FCF.
  5212. Protection cannot be set by 'flash protect' command. FCF is written along
  5213. with the rest of a flash image.
  5214. @emph{BEWARE: Incorrect flash configuration may permanently lock the device!}
  5215. @end deffn
  5216. @deffn {Command} {kinetis fopt} [num]
  5217. Set value to write to FOPT byte of Flash Configuration Field.
  5218. Used in kinetis 'fcf_source protection' mode only.
  5219. @end deffn
  5220. @deffn {Command} {kinetis mdm check_security}
  5221. Checks status of device security lock. Used internally in examine-end
  5222. and examine-fail event.
  5223. @end deffn
  5224. @deffn {Command} {kinetis mdm halt}
  5225. Issues a halt via the MDM-AP. This command can be used to break a watchdog reset
  5226. loop when connecting to an unsecured target.
  5227. @end deffn
  5228. @deffn {Command} {kinetis mdm mass_erase}
  5229. Issues a complete flash erase via the MDM-AP. This can be used to erase a chip
  5230. back to its factory state, removing security. It does not require the processor
  5231. to be halted, however the target will remain in a halted state after this
  5232. command completes.
  5233. @end deffn
  5234. @deffn {Command} {kinetis nvm_partition}
  5235. For FlexNVM devices only (KxxDX and KxxFX).
  5236. Command shows or sets data flash or EEPROM backup size in kilobytes,
  5237. sets two EEPROM blocks sizes in bytes and enables/disables loading
  5238. of EEPROM contents to FlexRAM during reset.
  5239. For details see device reference manual, Flash Memory Module,
  5240. Program Partition command.
  5241. Setting is possible only once after mass_erase.
  5242. Reset the device after partition setting.
  5243. Show partition size:
  5244. @example
  5245. kinetis nvm_partition info
  5246. @end example
  5247. Set 32 KB data flash, rest of FlexNVM is EEPROM backup. EEPROM has two blocks
  5248. of 512 and 1536 bytes and its contents is loaded to FlexRAM during reset:
  5249. @example
  5250. kinetis nvm_partition dataflash 32 512 1536 on
  5251. @end example
  5252. Set 16 KB EEPROM backup, rest of FlexNVM is a data flash. EEPROM has two blocks
  5253. of 1024 bytes and its contents is not loaded to FlexRAM during reset:
  5254. @example
  5255. kinetis nvm_partition eebkp 16 1024 1024 off
  5256. @end example
  5257. @end deffn
  5258. @deffn {Command} {kinetis mdm reset}
  5259. Issues a reset via the MDM-AP. This causes the MCU to output a low pulse on the
  5260. RESET pin, which can be used to reset other hardware on board.
  5261. @end deffn
  5262. @deffn {Command} {kinetis disable_wdog}
  5263. For Kx devices only (KLx has different COP watchdog, it is not supported).
  5264. Command disables watchdog timer.
  5265. @end deffn
  5266. @end deffn
  5267. @deffn {Flash Driver} {kinetis_ke}
  5268. @cindex kinetis_ke
  5269. KE0x and KEAx members of the Kinetis microcontroller family from NXP include
  5270. internal flash and use ARM Cortex-M0+. The driver automatically recognizes
  5271. the KE0x sub-family using the chip identification register, and
  5272. autoconfigures itself.
  5273. Use kinetis (not kinetis_ke) driver for KE1x devices.
  5274. @example
  5275. flash bank $_FLASHNAME kinetis_ke 0 0 0 0 $_TARGETNAME
  5276. @end example
  5277. @deffn {Command} {kinetis_ke mdm check_security}
  5278. Checks status of device security lock. Used internally in examine-end event.
  5279. @end deffn
  5280. @deffn {Command} {kinetis_ke mdm mass_erase}
  5281. Issues a complete Flash erase via the MDM-AP.
  5282. This can be used to erase a chip back to its factory state.
  5283. Command removes security lock from a device (use of SRST highly recommended).
  5284. It does not require the processor to be halted.
  5285. @end deffn
  5286. @deffn {Command} {kinetis_ke disable_wdog}
  5287. Command disables watchdog timer.
  5288. @end deffn
  5289. @end deffn
  5290. @deffn {Flash Driver} {lpc2000}
  5291. This is the driver to support internal flash of all members of the
  5292. LPC11(x)00 and LPC1300 microcontroller families and most members of
  5293. the LPC800, LPC1500, LPC1700, LPC1800, LPC2000, LPC4000, LPC54100,
  5294. LPC8Nxx and NHS31xx microcontroller families from NXP.
  5295. @quotation Note
  5296. There are LPC2000 devices which are not supported by the @var{lpc2000}
  5297. driver:
  5298. The LPC2888 is supported by the @var{lpc288x} driver.
  5299. The LPC29xx family is supported by the @var{lpc2900} driver.
  5300. @end quotation
  5301. The @var{lpc2000} driver defines two mandatory and two optional parameters,
  5302. which must appear in the following order:
  5303. @itemize
  5304. @item @var{variant} ... required, may be
  5305. @option{lpc2000_v1} (older LPC21xx and LPC22xx)
  5306. @option{lpc2000_v2} (LPC213x, LPC214x, LPC210[123], LPC23xx and LPC24xx)
  5307. @option{lpc1700} (LPC175x and LPC176x and LPC177x/8x)
  5308. @option{lpc4300} - available also as @option{lpc1800} alias (LPC18x[2357] and
  5309. LPC43x[2357])
  5310. @option{lpc800} (LPC8xx)
  5311. @option{lpc1100} (LPC11(x)xx and LPC13xx)
  5312. @option{lpc1500} (LPC15xx)
  5313. @option{lpc54100} (LPC541xx)
  5314. @option{lpc4000} (LPC40xx)
  5315. or @option{auto} - automatically detects flash variant and size for LPC11(x)00,
  5316. LPC8xx, LPC13xx, LPC17xx, LPC40xx, LPC8Nxx and NHS31xx
  5317. @item @var{clock_kHz} ... the frequency, in kiloHertz,
  5318. at which the core is running
  5319. @item @option{calc_checksum} ... optional (but you probably want to provide this!),
  5320. telling the driver to calculate a valid checksum for the exception vector table.
  5321. @quotation Note
  5322. If you don't provide @option{calc_checksum} when you're writing the vector
  5323. table, the boot ROM will almost certainly ignore your flash image.
  5324. However, if you do provide it,
  5325. with most tool chains @command{verify_image} will fail.
  5326. @end quotation
  5327. @item @option{iap_entry} ... optional telling the driver to use a different
  5328. ROM IAP entry point.
  5329. @end itemize
  5330. LPC flashes don't require the chip and bus width to be specified.
  5331. @example
  5332. flash bank $_FLASHNAME lpc2000 0x0 0x7d000 0 0 $_TARGETNAME \
  5333. lpc2000_v2 14765 calc_checksum
  5334. @end example
  5335. @deffn {Command} {lpc2000 part_id} bank
  5336. Displays the four byte part identifier associated with
  5337. the specified flash @var{bank}.
  5338. @end deffn
  5339. @end deffn
  5340. @deffn {Flash Driver} {lpc288x}
  5341. The LPC2888 microcontroller from NXP needs slightly different flash
  5342. support from its lpc2000 siblings.
  5343. The @var{lpc288x} driver defines one mandatory parameter,
  5344. the programming clock rate in Hz.
  5345. LPC flashes don't require the chip and bus width to be specified.
  5346. @example
  5347. flash bank $_FLASHNAME lpc288x 0 0 0 0 $_TARGETNAME 12000000
  5348. @end example
  5349. @end deffn
  5350. @deffn {Flash Driver} {lpc2900}
  5351. This driver supports the LPC29xx ARM968E based microcontroller family
  5352. from NXP.
  5353. The predefined parameters @var{base}, @var{size}, @var{chip_width} and
  5354. @var{bus_width} of the @code{flash bank} command are ignored. Flash size and
  5355. sector layout are auto-configured by the driver.
  5356. The driver has one additional mandatory parameter: The CPU clock rate
  5357. (in kHz) at the time the flash operations will take place. Most of the time this
  5358. will not be the crystal frequency, but a higher PLL frequency. The
  5359. @code{reset-init} event handler in the board script is usually the place where
  5360. you start the PLL.
  5361. The driver rejects flashless devices (currently the LPC2930).
  5362. The EEPROM in LPC2900 devices is not mapped directly into the address space.
  5363. It must be handled much more like NAND flash memory, and will therefore be
  5364. handled by a separate @code{lpc2900_eeprom} driver (not yet available).
  5365. Sector protection in terms of the LPC2900 is handled transparently. Every time a
  5366. sector needs to be erased or programmed, it is automatically unprotected.
  5367. What is shown as protection status in the @code{flash info} command, is
  5368. actually the LPC2900 @emph{sector security}. This is a mechanism to prevent a
  5369. sector from ever being erased or programmed again. As this is an irreversible
  5370. mechanism, it is handled by a special command (@code{lpc2900 secure_sector}),
  5371. and not by the standard @code{flash protect} command.
  5372. Example for a 125 MHz clock frequency:
  5373. @example
  5374. flash bank $_FLASHNAME lpc2900 0 0 0 0 $_TARGETNAME 125000
  5375. @end example
  5376. Some @code{lpc2900}-specific commands are defined. In the following command list,
  5377. the @var{bank} parameter is the bank number as obtained by the
  5378. @code{flash banks} command.
  5379. @deffn {Command} {lpc2900 signature} bank
  5380. Calculates a 128-bit hash value, the @emph{signature}, from the whole flash
  5381. content. This is a hardware feature of the flash block, hence the calculation is
  5382. very fast. You may use this to verify the content of a programmed device against
  5383. a known signature.
  5384. Example:
  5385. @example
  5386. lpc2900 signature 0
  5387. signature: 0x5f40cdc8:0xc64e592e:0x10490f89:0x32a0f317
  5388. @end example
  5389. @end deffn
  5390. @deffn {Command} {lpc2900 read_custom} bank filename
  5391. Reads the 912 bytes of customer information from the flash index sector, and
  5392. saves it to a file in binary format.
  5393. Example:
  5394. @example
  5395. lpc2900 read_custom 0 /path_to/customer_info.bin
  5396. @end example
  5397. @end deffn
  5398. The index sector of the flash is a @emph{write-only} sector. It cannot be
  5399. erased! In order to guard against unintentional write access, all following
  5400. commands need to be preceded by a successful call to the @code{password}
  5401. command:
  5402. @deffn {Command} {lpc2900 password} bank password
  5403. You need to use this command right before each of the following commands:
  5404. @code{lpc2900 write_custom}, @code{lpc2900 secure_sector},
  5405. @code{lpc2900 secure_jtag}.
  5406. The password string is fixed to "I_know_what_I_am_doing".
  5407. Example:
  5408. @example
  5409. lpc2900 password 0 I_know_what_I_am_doing
  5410. Potentially dangerous operation allowed in next command!
  5411. @end example
  5412. @end deffn
  5413. @deffn {Command} {lpc2900 write_custom} bank filename type
  5414. Writes the content of the file into the customer info space of the flash index
  5415. sector. The filetype can be specified with the @var{type} field. Possible values
  5416. for @var{type} are: @var{bin} (binary), @var{ihex} (Intel hex format),
  5417. @var{elf} (ELF binary) or @var{s19} (Motorola S-records). The file must
  5418. contain a single section, and the contained data length must be exactly
  5419. 912 bytes.
  5420. @quotation Attention
  5421. This cannot be reverted! Be careful!
  5422. @end quotation
  5423. Example:
  5424. @example
  5425. lpc2900 write_custom 0 /path_to/customer_info.bin bin
  5426. @end example
  5427. @end deffn
  5428. @deffn {Command} {lpc2900 secure_sector} bank first last
  5429. Secures the sector range from @var{first} to @var{last} (including) against
  5430. further program and erase operations. The sector security will be effective
  5431. after the next power cycle.
  5432. @quotation Attention
  5433. This cannot be reverted! Be careful!
  5434. @end quotation
  5435. Secured sectors appear as @emph{protected} in the @code{flash info} command.
  5436. Example:
  5437. @example
  5438. lpc2900 secure_sector 0 1 1
  5439. flash info 0
  5440. #0 : lpc2900 at 0x20000000, size 0x000c0000, (...)
  5441. # 0: 0x00000000 (0x2000 8kB) not protected
  5442. # 1: 0x00002000 (0x2000 8kB) protected
  5443. # 2: 0x00004000 (0x2000 8kB) not protected
  5444. @end example
  5445. @end deffn
  5446. @deffn {Command} {lpc2900 secure_jtag} bank
  5447. Irreversibly disable the JTAG port. The new JTAG security setting will be
  5448. effective after the next power cycle.
  5449. @quotation Attention
  5450. This cannot be reverted! Be careful!
  5451. @end quotation
  5452. Examples:
  5453. @example
  5454. lpc2900 secure_jtag 0
  5455. @end example
  5456. @end deffn
  5457. @end deffn
  5458. @deffn {Flash Driver} {mdr}
  5459. This drivers handles the integrated NOR flash on Milandr Cortex-M
  5460. based controllers. A known limitation is that the Info memory can't be
  5461. read or verified as it's not memory mapped.
  5462. @example
  5463. flash bank <name> mdr <base> <size> \
  5464. 0 0 <target#> @var{type} @var{page_count} @var{sec_count}
  5465. @end example
  5466. @itemize @bullet
  5467. @item @var{type} - 0 for main memory, 1 for info memory
  5468. @item @var{page_count} - total number of pages
  5469. @item @var{sec_count} - number of sector per page count
  5470. @end itemize
  5471. Example usage:
  5472. @example
  5473. if @{ [info exists IMEMORY] && [string equal $IMEMORY true] @} @{
  5474. flash bank $@{_CHIPNAME@}_info.flash mdr 0x00000000 0x01000 \
  5475. 0 0 $_TARGETNAME 1 1 4
  5476. @} else @{
  5477. flash bank $_CHIPNAME.flash mdr 0x00000000 0x20000 \
  5478. 0 0 $_TARGETNAME 0 32 4
  5479. @}
  5480. @end example
  5481. @end deffn
  5482. @deffn {Flash Driver} {msp432}
  5483. All versions of the SimpleLink MSP432 microcontrollers from Texas
  5484. Instruments include internal flash. The msp432 flash driver automatically
  5485. recognizes the specific version's flash parameters and autoconfigures itself.
  5486. Main program flash starts at address 0. The information flash region on
  5487. MSP432P4 versions starts at address 0x200000.
  5488. @example
  5489. flash bank $_FLASHNAME msp432 0 0 0 0 $_TARGETNAME
  5490. @end example
  5491. @deffn {Command} {msp432 mass_erase} bank_id [main|all]
  5492. Performs a complete erase of flash. By default, @command{mass_erase} will erase
  5493. only the main program flash.
  5494. On MSP432P4 versions, using @command{mass_erase all} will erase both the
  5495. main program and information flash regions. To also erase the BSL in information
  5496. flash, the user must first use the @command{bsl} command.
  5497. @end deffn
  5498. @deffn {Command} {msp432 bsl} bank_id [unlock|lock]
  5499. On MSP432P4 versions, @command{bsl} unlocks and locks the bootstrap loader (BSL)
  5500. region in information flash so that flash commands can erase or write the BSL.
  5501. Leave the BSL locked to prevent accidentally corrupting the bootstrap loader.
  5502. To erase and program the BSL:
  5503. @example
  5504. msp432 bsl unlock
  5505. flash erase_address 0x202000 0x2000
  5506. flash write_image bsl.bin 0x202000
  5507. msp432 bsl lock
  5508. @end example
  5509. @end deffn
  5510. @end deffn
  5511. @deffn {Flash Driver} {niietcm4}
  5512. This drivers handles the integrated NOR flash on NIIET Cortex-M4
  5513. based controllers. Flash size and sector layout are auto-configured by the driver.
  5514. Main flash memory is called "Bootflash" and has main region and info region.
  5515. Info region is NOT memory mapped by default,
  5516. but it can replace first part of main region if needed.
  5517. Full erase, single and block writes are supported for both main and info regions.
  5518. There is additional not memory mapped flash called "Userflash", which
  5519. also have division into regions: main and info.
  5520. Purpose of userflash - to store system and user settings.
  5521. Driver has special commands to perform operations with this memory.
  5522. @example
  5523. flash bank $_FLASHNAME niietcm4 0 0 0 0 $_TARGETNAME
  5524. @end example
  5525. Some niietcm4-specific commands are defined:
  5526. @deffn {Command} {niietcm4 uflash_read_byte} bank ('main'|'info') address
  5527. Read byte from main or info userflash region.
  5528. @end deffn
  5529. @deffn {Command} {niietcm4 uflash_write_byte} bank ('main'|'info') address value
  5530. Write byte to main or info userflash region.
  5531. @end deffn
  5532. @deffn {Command} {niietcm4 uflash_full_erase} bank
  5533. Erase all userflash including info region.
  5534. @end deffn
  5535. @deffn {Command} {niietcm4 uflash_erase} bank ('main'|'info') first_sector last_sector
  5536. Erase sectors of main or info userflash region, starting at sector first up to and including last.
  5537. @end deffn
  5538. @deffn {Command} {niietcm4 uflash_protect_check} bank ('main'|'info')
  5539. Check sectors protect.
  5540. @end deffn
  5541. @deffn {Command} {niietcm4 uflash_protect} bank ('main'|'info') first_sector last_sector ('on'|'off')
  5542. Protect sectors of main or info userflash region, starting at sector first up to and including last.
  5543. @end deffn
  5544. @deffn {Command} {niietcm4 bflash_info_remap} bank ('on'|'off')
  5545. Enable remapping bootflash info region to 0x00000000 (or 0x40000000 if external memory boot used).
  5546. @end deffn
  5547. @deffn {Command} {niietcm4 extmem_cfg} bank ('gpioa'|'gpiob'|'gpioc'|'gpiod'|'gpioe'|'gpiof'|'gpiog'|'gpioh') pin_num ('func1'|'func3')
  5548. Configure external memory interface for boot.
  5549. @end deffn
  5550. @deffn {Command} {niietcm4 service_mode_erase} bank
  5551. Perform emergency erase of all flash (bootflash and userflash).
  5552. @end deffn
  5553. @deffn {Command} {niietcm4 driver_info} bank
  5554. Show information about flash driver.
  5555. @end deffn
  5556. @end deffn
  5557. @deffn {Flash Driver} {nrf5}
  5558. All members of the nRF51 microcontroller families from Nordic Semiconductor
  5559. include internal flash and use ARM Cortex-M0 core.
  5560. Also, the nRF52832 microcontroller from Nordic Semiconductor, which include
  5561. internal flash and use an ARM Cortex-M4F core.
  5562. @example
  5563. flash bank $_FLASHNAME nrf5 0 0x00000000 0 0 $_TARGETNAME
  5564. @end example
  5565. Some nrf5-specific commands are defined:
  5566. @deffn {Command} {nrf5 mass_erase}
  5567. Erases the contents of the code memory and user information
  5568. configuration registers as well. It must be noted that this command
  5569. works only for chips that do not have factory pre-programmed region 0
  5570. code.
  5571. @end deffn
  5572. @deffn {Command} {nrf5 info}
  5573. Decodes and shows information from FICR and UICR registers.
  5574. @end deffn
  5575. @end deffn
  5576. @deffn {Flash Driver} {ocl}
  5577. This driver is an implementation of the ``on chip flash loader''
  5578. protocol proposed by Pavel Chromy.
  5579. It is a minimalistic command-response protocol intended to be used
  5580. over a DCC when communicating with an internal or external flash
  5581. loader running from RAM. An example implementation for AT91SAM7x is
  5582. available in @file{contrib/loaders/flash/at91sam7x/}.
  5583. @example
  5584. flash bank $_FLASHNAME ocl 0 0 0 0 $_TARGETNAME
  5585. @end example
  5586. @end deffn
  5587. @deffn {Flash Driver} {pic32mx}
  5588. The PIC32MX microcontrollers are based on the MIPS 4K cores,
  5589. and integrate flash memory.
  5590. @example
  5591. flash bank $_FLASHNAME pix32mx 0x1fc00000 0 0 0 $_TARGETNAME
  5592. flash bank $_FLASHNAME pix32mx 0x1d000000 0 0 0 $_TARGETNAME
  5593. @end example
  5594. @comment numerous *disabled* commands are defined:
  5595. @comment - chip_erase ... pointless given flash_erase_address
  5596. @comment - lock, unlock ... pointless given protect on/off (yes?)
  5597. @comment - pgm_word ... shouldn't bank be deduced from address??
  5598. Some pic32mx-specific commands are defined:
  5599. @deffn {Command} {pic32mx pgm_word} address value bank
  5600. Programs the specified 32-bit @var{value} at the given @var{address}
  5601. in the specified chip @var{bank}.
  5602. @end deffn
  5603. @deffn {Command} {pic32mx unlock} bank
  5604. Unlock and erase specified chip @var{bank}.
  5605. This will remove any Code Protection.
  5606. @end deffn
  5607. @end deffn
  5608. @deffn {Flash Driver} {psoc4}
  5609. All members of the PSoC 41xx/42xx microcontroller family from Cypress
  5610. include internal flash and use ARM Cortex-M0 cores.
  5611. The driver automatically recognizes a number of these chips using
  5612. the chip identification register, and autoconfigures itself.
  5613. Note: Erased internal flash reads as 00.
  5614. System ROM of PSoC 4 does not implement erase of a flash sector.
  5615. @example
  5616. flash bank $_FLASHNAME psoc4 0 0 0 0 $_TARGETNAME
  5617. @end example
  5618. psoc4-specific commands
  5619. @deffn {Command} {psoc4 flash_autoerase} num (on|off)
  5620. Enables or disables autoerase mode for a flash bank.
  5621. If flash_autoerase is off, use mass_erase before flash programming.
  5622. Flash erase command fails if region to erase is not whole flash memory.
  5623. If flash_autoerase is on, a sector is both erased and programmed in one
  5624. system ROM call. Flash erase command is ignored.
  5625. This mode is suitable for gdb load.
  5626. The @var{num} parameter is a value shown by @command{flash banks}.
  5627. @end deffn
  5628. @deffn {Command} {psoc4 mass_erase} num
  5629. Erases the contents of the flash memory, protection and security lock.
  5630. The @var{num} parameter is a value shown by @command{flash banks}.
  5631. @end deffn
  5632. @end deffn
  5633. @deffn {Flash Driver} {psoc5lp}
  5634. All members of the PSoC 5LP microcontroller family from Cypress
  5635. include internal program flash and use ARM Cortex-M3 cores.
  5636. The driver probes for a number of these chips and autoconfigures itself,
  5637. apart from the base address.
  5638. @example
  5639. flash bank $_FLASHNAME psoc5lp 0x00000000 0 0 0 $_TARGETNAME
  5640. @end example
  5641. @b{Note:} PSoC 5LP chips can be configured to have ECC enabled or disabled.
  5642. @quotation Attention
  5643. If flash operations are performed in ECC-disabled mode, they will also affect
  5644. the ECC flash region. Erasing a 16k flash sector in the 0x00000000 area will
  5645. then also erase the corresponding 2k data bytes in the 0x48000000 area.
  5646. Writing to the ECC data bytes in ECC-disabled mode is not implemented.
  5647. @end quotation
  5648. Commands defined in the @var{psoc5lp} driver:
  5649. @deffn {Command} {psoc5lp mass_erase}
  5650. Erases all flash data and ECC/configuration bytes, all flash protection rows,
  5651. and all row latches in all flash arrays on the device.
  5652. @end deffn
  5653. @end deffn
  5654. @deffn {Flash Driver} {psoc5lp_eeprom}
  5655. All members of the PSoC 5LP microcontroller family from Cypress
  5656. include internal EEPROM and use ARM Cortex-M3 cores.
  5657. The driver probes for a number of these chips and autoconfigures itself,
  5658. apart from the base address.
  5659. @example
  5660. flash bank $_CHIPNAME.eeprom psoc5lp_eeprom 0x40008000 0 0 0 \
  5661. $_TARGETNAME
  5662. @end example
  5663. @end deffn
  5664. @deffn {Flash Driver} {psoc5lp_nvl}
  5665. All members of the PSoC 5LP microcontroller family from Cypress
  5666. include internal Nonvolatile Latches and use ARM Cortex-M3 cores.
  5667. The driver probes for a number of these chips and autoconfigures itself.
  5668. @example
  5669. flash bank $_CHIPNAME.nvl psoc5lp_nvl 0 0 0 0 $_TARGETNAME
  5670. @end example
  5671. PSoC 5LP chips have multiple NV Latches:
  5672. @itemize
  5673. @item Device Configuration NV Latch - 4 bytes
  5674. @item Write Once (WO) NV Latch - 4 bytes
  5675. @end itemize
  5676. @b{Note:} This driver only implements the Device Configuration NVL.
  5677. The @var{psoc5lp} driver reads the ECC mode from Device Configuration NVL.
  5678. @quotation Attention
  5679. Switching ECC mode via write to Device Configuration NVL will require a reset
  5680. after successful write.
  5681. @end quotation
  5682. @end deffn
  5683. @deffn {Flash Driver} {psoc6}
  5684. Supports PSoC6 (CY8C6xxx) family of Cypress microcontrollers.
  5685. PSoC6 is a dual-core device with CM0+ and CM4 cores. Both cores share
  5686. the same Flash/RAM/MMIO address space.
  5687. Flash in PSoC6 is split into three regions:
  5688. @itemize @bullet
  5689. @item Main Flash - this is the main storage for user application.
  5690. Total size varies among devices, sector size: 256 kBytes, row size:
  5691. 512 bytes. Supports erase operation on individual rows.
  5692. @item Work Flash - intended to be used as storage for user data
  5693. (e.g. EEPROM emulation). Total size: 32 KBytes, sector size: 32 KBytes,
  5694. row size: 512 bytes.
  5695. @item Supervisory Flash - special region which contains device-specific
  5696. service data. This region does not support erase operation. Only few rows can
  5697. be programmed by the user, most of the rows are read only. Programming
  5698. operation will erase row automatically.
  5699. @end itemize
  5700. All three flash regions are supported by the driver. Flash geometry is detected
  5701. automatically by parsing data in SPCIF_GEOMETRY register.
  5702. PSoC6 is equipped with NOR Flash so erased Flash reads as 0x00.
  5703. @example
  5704. flash bank main_flash_cm0 psoc6 0x10000000 0 0 0 \
  5705. $@{TARGET@}.cm0
  5706. flash bank work_flash_cm0 psoc6 0x14000000 0 0 0 \
  5707. $@{TARGET@}.cm0
  5708. flash bank super_flash_user_cm0 psoc6 0x16000800 0 0 0 \
  5709. $@{TARGET@}.cm0
  5710. flash bank super_flash_nar_cm0 psoc6 0x16001A00 0 0 0 \
  5711. $@{TARGET@}.cm0
  5712. flash bank super_flash_key_cm0 psoc6 0x16005A00 0 0 0 \
  5713. $@{TARGET@}.cm0
  5714. flash bank super_flash_toc2_cm0 psoc6 0x16007C00 0 0 0 \
  5715. $@{TARGET@}.cm0
  5716. flash bank main_flash_cm4 psoc6 0x10000000 0 0 0 \
  5717. $@{TARGET@}.cm4
  5718. flash bank work_flash_cm4 psoc6 0x14000000 0 0 0 \
  5719. $@{TARGET@}.cm4
  5720. flash bank super_flash_user_cm4 psoc6 0x16000800 0 0 0 \
  5721. $@{TARGET@}.cm4
  5722. flash bank super_flash_nar_cm4 psoc6 0x16001A00 0 0 0 \
  5723. $@{TARGET@}.cm4
  5724. flash bank super_flash_key_cm4 psoc6 0x16005A00 0 0 0 \
  5725. $@{TARGET@}.cm4
  5726. flash bank super_flash_toc2_cm4 psoc6 0x16007C00 0 0 0 \
  5727. $@{TARGET@}.cm4
  5728. @end example
  5729. psoc6-specific commands
  5730. @deffn {Command} {psoc6 reset_halt}
  5731. Command can be used to simulate broken Vector Catch from gdbinit or tcl scripts.
  5732. When invoked for CM0+ target, it will set break point at application entry point
  5733. and issue SYSRESETREQ. This will reset both cores and all peripherals. CM0+ will
  5734. reset CM4 during boot anyway so this is safe. On CM4 target, VECTRESET is used
  5735. instead of SYSRESETREQ to avoid unwanted reset of CM0+;
  5736. @end deffn
  5737. @deffn {Command} {psoc6 mass_erase} num
  5738. Erases the contents given flash bank. The @var{num} parameter is a value shown
  5739. by @command{flash banks}.
  5740. Note: only Main and Work flash regions support Erase operation.
  5741. @end deffn
  5742. @end deffn
  5743. @deffn {Flash Driver} {sim3x}
  5744. All members of the SiM3 microcontroller family from Silicon Laboratories
  5745. include internal flash and use ARM Cortex-M3 cores. It supports both JTAG
  5746. and SWD interface.
  5747. The @var{sim3x} driver tries to probe the device to auto detect the MCU.
  5748. If this fails, it will use the @var{size} parameter as the size of flash bank.
  5749. @example
  5750. flash bank $_FLASHNAME sim3x 0 $_CPUROMSIZE 0 0 $_TARGETNAME
  5751. @end example
  5752. There are 2 commands defined in the @var{sim3x} driver:
  5753. @deffn {Command} {sim3x mass_erase}
  5754. Erases the complete flash. This is used to unlock the flash.
  5755. And this command is only possible when using the SWD interface.
  5756. @end deffn
  5757. @deffn {Command} {sim3x lock}
  5758. Lock the flash. To unlock use the @command{sim3x mass_erase} command.
  5759. @end deffn
  5760. @end deffn
  5761. @deffn {Flash Driver} {stellaris}
  5762. All members of the Stellaris LM3Sxxx, LM4x and Tiva C microcontroller
  5763. families from Texas Instruments include internal flash. The driver
  5764. automatically recognizes a number of these chips using the chip
  5765. identification register, and autoconfigures itself.
  5766. @example
  5767. flash bank $_FLASHNAME stellaris 0 0 0 0 $_TARGETNAME
  5768. @end example
  5769. @deffn {Command} {stellaris recover}
  5770. Performs the @emph{Recovering a "Locked" Device} procedure to restore
  5771. the flash and its associated nonvolatile registers to their factory
  5772. default values (erased). This is the only way to remove flash
  5773. protection or re-enable debugging if that capability has been
  5774. disabled.
  5775. Note that the final "power cycle the chip" step in this procedure
  5776. must be performed by hand, since OpenOCD can't do it.
  5777. @quotation Warning
  5778. if more than one Stellaris chip is connected, the procedure is
  5779. applied to all of them.
  5780. @end quotation
  5781. @end deffn
  5782. @end deffn
  5783. @deffn {Flash Driver} {stm32f1x}
  5784. All members of the STM32F0, STM32F1 and STM32F3 microcontroller families
  5785. from STMicroelectronics and all members of the GD32F1x0 and GD32F3x0 microcontroller
  5786. families from GigaDevice include internal flash and use ARM Cortex-M0/M3/M4 cores.
  5787. The driver automatically recognizes a number of these chips using
  5788. the chip identification register, and autoconfigures itself.
  5789. @example
  5790. flash bank $_FLASHNAME stm32f1x 0 0 0 0 $_TARGETNAME
  5791. @end example
  5792. Note that some devices have been found that have a flash size register that contains
  5793. an invalid value, to workaround this issue you can override the probed value used by
  5794. the flash driver.
  5795. @example
  5796. flash bank $_FLASHNAME stm32f1x 0 0x20000 0 0 $_TARGETNAME
  5797. @end example
  5798. If you have a target with dual flash banks then define the second bank
  5799. as per the following example.
  5800. @example
  5801. flash bank $_FLASHNAME stm32f1x 0x08080000 0 0 0 $_TARGETNAME
  5802. @end example
  5803. Some stm32f1x-specific commands are defined:
  5804. @deffn {Command} {stm32f1x lock} num
  5805. Locks the entire stm32 device against reading.
  5806. The @var{num} parameter is a value shown by @command{flash banks}.
  5807. @end deffn
  5808. @deffn {Command} {stm32f1x unlock} num
  5809. Unlocks the entire stm32 device for reading. This command will cause
  5810. a mass erase of the entire stm32 device if previously locked.
  5811. The @var{num} parameter is a value shown by @command{flash banks}.
  5812. @end deffn
  5813. @deffn {Command} {stm32f1x mass_erase} num
  5814. Mass erases the entire stm32 device.
  5815. The @var{num} parameter is a value shown by @command{flash banks}.
  5816. @end deffn
  5817. @deffn {Command} {stm32f1x options_read} num
  5818. Reads and displays active stm32 option bytes loaded during POR
  5819. or upon executing the @command{stm32f1x options_load} command.
  5820. The @var{num} parameter is a value shown by @command{flash banks}.
  5821. @end deffn
  5822. @deffn {Command} {stm32f1x options_write} num (@option{SWWDG}|@option{HWWDG}) (@option{RSTSTNDBY}|@option{NORSTSTNDBY}) (@option{RSTSTOP}|@option{NORSTSTOP}) (@option{USEROPT} user_data)
  5823. Writes the stm32 option byte with the specified values.
  5824. The @var{num} parameter is a value shown by @command{flash banks}.
  5825. The @var{user_data} parameter is content of higher 16 bits of the option byte register (Data0 and Data1 as one 16bit number).
  5826. @end deffn
  5827. @deffn {Command} {stm32f1x options_load} num
  5828. Generates a special kind of reset to re-load the stm32 option bytes written
  5829. by the @command{stm32f1x options_write} or @command{flash protect} commands
  5830. without having to power cycle the target. Not applicable to stm32f1x devices.
  5831. The @var{num} parameter is a value shown by @command{flash banks}.
  5832. @end deffn
  5833. @end deffn
  5834. @deffn {Flash Driver} {stm32f2x}
  5835. All members of the STM32F2, STM32F4 and STM32F7 microcontroller families from STMicroelectronics
  5836. include internal flash and use ARM Cortex-M3/M4/M7 cores.
  5837. The driver automatically recognizes a number of these chips using
  5838. the chip identification register, and autoconfigures itself.
  5839. @example
  5840. flash bank $_FLASHNAME stm32f2x 0 0 0 0 $_TARGETNAME
  5841. @end example
  5842. If you use OTP (One-Time Programmable) memory define it as a second bank
  5843. as per the following example.
  5844. @example
  5845. flash bank $_FLASHNAME stm32f2x 0x1FFF7800 0 0 0 $_TARGETNAME
  5846. @end example
  5847. @deffn {Command} {stm32f2x otp } num (@option{enable}|@option{disable}|@option{show})
  5848. Enables or disables OTP write commands for bank @var{num}.
  5849. The @var{num} parameter is a value shown by @command{flash banks}.
  5850. @end deffn
  5851. Note that some devices have been found that have a flash size register that contains
  5852. an invalid value, to workaround this issue you can override the probed value used by
  5853. the flash driver.
  5854. @example
  5855. flash bank $_FLASHNAME stm32f2x 0 0x20000 0 0 $_TARGETNAME
  5856. @end example
  5857. Some stm32f2x-specific commands are defined:
  5858. @deffn {Command} {stm32f2x lock} num
  5859. Locks the entire stm32 device.
  5860. The @var{num} parameter is a value shown by @command{flash banks}.
  5861. @end deffn
  5862. @deffn {Command} {stm32f2x unlock} num
  5863. Unlocks the entire stm32 device.
  5864. The @var{num} parameter is a value shown by @command{flash banks}.
  5865. @end deffn
  5866. @deffn {Command} {stm32f2x mass_erase} num
  5867. Mass erases the entire stm32f2x device.
  5868. The @var{num} parameter is a value shown by @command{flash banks}.
  5869. @end deffn
  5870. @deffn {Command} {stm32f2x options_read} num
  5871. Reads and displays user options and (where implemented) boot_addr0, boot_addr1, optcr2.
  5872. The @var{num} parameter is a value shown by @command{flash banks}.
  5873. @end deffn
  5874. @deffn {Command} {stm32f2x options_write} num user_options boot_addr0 boot_addr1
  5875. Writes user options and (where implemented) boot_addr0 and boot_addr1 in raw format.
  5876. Warning: The meaning of the various bits depends on the device, always check datasheet!
  5877. The @var{num} parameter is a value shown by @command{flash banks}, @var{user_options} a
  5878. 12 bit value, consisting of bits 31-28 and 7-0 of FLASH_OPTCR, @var{boot_addr0} and
  5879. @var{boot_addr1} two halfwords (of FLASH_OPTCR1).
  5880. @end deffn
  5881. @deffn {Command} {stm32f2x optcr2_write} num optcr2
  5882. Writes FLASH_OPTCR2 options. Warning: Clearing PCROPi bits requires a full mass erase!
  5883. The @var{num} parameter is a value shown by @command{flash banks}, @var{optcr2} a 32-bit word.
  5884. @end deffn
  5885. @end deffn
  5886. @deffn {Flash Driver} {stm32h7x}
  5887. All members of the STM32H7 microcontroller families from STMicroelectronics
  5888. include internal flash and use ARM Cortex-M7 core.
  5889. The driver automatically recognizes a number of these chips using
  5890. the chip identification register, and autoconfigures itself.
  5891. @example
  5892. flash bank $_FLASHNAME stm32h7x 0 0 0 0 $_TARGETNAME
  5893. @end example
  5894. Note that some devices have been found that have a flash size register that contains
  5895. an invalid value, to workaround this issue you can override the probed value used by
  5896. the flash driver.
  5897. @example
  5898. flash bank $_FLASHNAME stm32h7x 0 0x20000 0 0 $_TARGETNAME
  5899. @end example
  5900. Some stm32h7x-specific commands are defined:
  5901. @deffn {Command} {stm32h7x lock} num
  5902. Locks the entire stm32 device.
  5903. The @var{num} parameter is a value shown by @command{flash banks}.
  5904. @end deffn
  5905. @deffn {Command} {stm32h7x unlock} num
  5906. Unlocks the entire stm32 device.
  5907. The @var{num} parameter is a value shown by @command{flash banks}.
  5908. @end deffn
  5909. @deffn {Command} {stm32h7x mass_erase} num
  5910. Mass erases the entire stm32h7x device.
  5911. The @var{num} parameter is a value shown by @command{flash banks}.
  5912. @end deffn
  5913. @deffn {Command} {stm32h7x option_read} num reg_offset
  5914. Reads an option byte register from the stm32h7x device.
  5915. The @var{num} parameter is a value shown by @command{flash banks}, @var{reg_offset}
  5916. is the register offset of the option byte to read from the used bank registers' base.
  5917. For example: in STM32H74x/H75x the bank 1 registers' base is 0x52002000 and 0x52002100 for bank 2.
  5918. Example usage:
  5919. @example
  5920. # read OPTSR_CUR
  5921. stm32h7x option_read 0 0x1c
  5922. # read WPSN_CUR1R
  5923. stm32h7x option_read 0 0x38
  5924. # read WPSN_CUR2R
  5925. stm32h7x option_read 1 0x38
  5926. @end example
  5927. @end deffn
  5928. @deffn {Command} {stm32h7x option_write} num reg_offset value [reg_mask]
  5929. Writes an option byte register of the stm32h7x device.
  5930. The @var{num} parameter is a value shown by @command{flash banks}, @var{reg_offset}
  5931. is the register offset of the option byte to write from the used bank register base,
  5932. and @var{reg_mask} is the mask to apply when writing the register (only bits with a '1'
  5933. will be touched).
  5934. Example usage:
  5935. @example
  5936. # swap bank 1 and bank 2 in dual bank devices
  5937. # by setting SWAP_BANK_OPT bit in OPTSR_PRG
  5938. stm32h7x option_write 0 0x20 0x8000000 0x8000000
  5939. @end example
  5940. @end deffn
  5941. @end deffn
  5942. @deffn {Flash Driver} {stm32lx}
  5943. All members of the STM32L0 and STM32L1 microcontroller families from STMicroelectronics
  5944. include internal flash and use ARM Cortex-M3 and Cortex-M0+ cores.
  5945. The driver automatically recognizes a number of these chips using
  5946. the chip identification register, and autoconfigures itself.
  5947. @example
  5948. flash bank $_FLASHNAME stm32lx 0 0 0 0 $_TARGETNAME
  5949. @end example
  5950. Note that some devices have been found that have a flash size register that contains
  5951. an invalid value, to workaround this issue you can override the probed value used by
  5952. the flash driver. If you use 0 as the bank base address, it tells the
  5953. driver to autodetect the bank location assuming you're configuring the
  5954. second bank.
  5955. @example
  5956. flash bank $_FLASHNAME stm32lx 0x08000000 0x20000 0 0 $_TARGETNAME
  5957. @end example
  5958. Some stm32lx-specific commands are defined:
  5959. @deffn {Command} {stm32lx lock} num
  5960. Locks the entire stm32 device.
  5961. The @var{num} parameter is a value shown by @command{flash banks}.
  5962. @end deffn
  5963. @deffn {Command} {stm32lx unlock} num
  5964. Unlocks the entire stm32 device.
  5965. The @var{num} parameter is a value shown by @command{flash banks}.
  5966. @end deffn
  5967. @deffn {Command} {stm32lx mass_erase} num
  5968. Mass erases the entire stm32lx device (all flash banks and EEPROM
  5969. data). This is the only way to unlock a protected flash (unless RDP
  5970. Level is 2 which can't be unlocked at all).
  5971. The @var{num} parameter is a value shown by @command{flash banks}.
  5972. @end deffn
  5973. @end deffn
  5974. @deffn {Flash Driver} {stm32l4x}
  5975. All members of the STM32 G0, G4, L4, L4+, L5, WB and WL
  5976. microcontroller families from STMicroelectronics include internal flash
  5977. and use ARM Cortex-M0+, M4 and M33 cores.
  5978. The driver automatically recognizes a number of these chips using
  5979. the chip identification register, and autoconfigures itself.
  5980. @example
  5981. flash bank $_FLASHNAME stm32l4x 0 0 0 0 $_TARGETNAME
  5982. @end example
  5983. If you use OTP (One-Time Programmable) memory define it as a second bank
  5984. as per the following example.
  5985. @example
  5986. flash bank $_FLASHNAME stm32l4x 0x1FFF7000 0 0 0 $_TARGETNAME
  5987. @end example
  5988. @deffn {Command} {stm32l4x otp} num (@option{enable}|@option{disable}|@option{show})
  5989. Enables or disables OTP write commands for bank @var{num}.
  5990. The @var{num} parameter is a value shown by @command{flash banks}.
  5991. @end deffn
  5992. Note that some devices have been found that have a flash size register that contains
  5993. an invalid value, to workaround this issue you can override the probed value used by
  5994. the flash driver. However, specifying a wrong value might lead to a completely
  5995. wrong flash layout, so this feature must be used carefully.
  5996. @example
  5997. flash bank $_FLASHNAME stm32l4x 0x08000000 0x40000 0 0 $_TARGETNAME
  5998. @end example
  5999. Some stm32l4x-specific commands are defined:
  6000. @deffn {Command} {stm32l4x lock} num
  6001. Locks the entire stm32 device.
  6002. The @var{num} parameter is a value shown by @command{flash banks}.
  6003. @end deffn
  6004. @deffn {Command} {stm32l4x unlock} num
  6005. Unlocks the entire stm32 device.
  6006. The @var{num} parameter is a value shown by @command{flash banks}.
  6007. @end deffn
  6008. @deffn {Command} {stm32l4x mass_erase} num
  6009. Mass erases the entire stm32l4x device.
  6010. The @var{num} parameter is a value shown by @command{flash banks}.
  6011. @end deffn
  6012. @deffn {Command} {stm32l4x option_read} num reg_offset
  6013. Reads an option byte register from the stm32l4x device.
  6014. The @var{num} parameter is a value shown by @command{flash banks}, @var{reg_offset}
  6015. is the register offset of the Option byte to read.
  6016. For example to read the FLASH_OPTR register:
  6017. @example
  6018. stm32l4x option_read 0 0x20
  6019. # Option Register (for STM32L4x): <0x40022020> = 0xffeff8aa
  6020. # Option Register (for STM32WBx): <0x58004020> = ...
  6021. # The correct flash base address will be used automatically
  6022. @end example
  6023. The above example will read out the FLASH_OPTR register which contains the RDP
  6024. option byte, Watchdog configuration, BOR level etc.
  6025. @end deffn
  6026. @deffn {Command} {stm32l4x option_write} num reg_offset reg_mask
  6027. Write an option byte register of the stm32l4x device.
  6028. The @var{num} parameter is a value shown by @command{flash banks}, @var{reg_offset}
  6029. is the register offset of the Option byte to write, and @var{reg_mask} is the mask
  6030. to apply when writing the register (only bits with a '1' will be touched).
  6031. For example to write the WRP1AR option bytes:
  6032. @example
  6033. stm32l4x option_write 0 0x28 0x00FF0000 0x00FF00FF
  6034. @end example
  6035. The above example will write the WRP1AR option register configuring the Write protection
  6036. Area A for bank 1. The above example set WRP1AR_END=255, WRP1AR_START=0.
  6037. This will effectively write protect all sectors in flash bank 1.
  6038. @end deffn
  6039. @deffn {Command} {stm32l4x wrp_info} num [device_bank]
  6040. List the protected areas using WRP.
  6041. The @var{num} parameter is a value shown by @command{flash banks}.
  6042. @var{device_bank} parameter is optional, possible values 'bank1' or 'bank2',
  6043. if not specified, the command will display the whole flash protected areas.
  6044. @b{Note:} @var{device_bank} is different from banks created using @code{flash bank}.
  6045. Devices supported in this flash driver, can have main flash memory organized
  6046. in single or dual-banks mode.
  6047. Thus the usage of @var{device_bank} is meaningful only in dual-bank mode, to get
  6048. write protected areas in a specific @var{device_bank}
  6049. @end deffn
  6050. @deffn {Command} {stm32l4x option_load} num
  6051. Forces a re-load of the option byte registers. Will cause a system reset of the device.
  6052. The @var{num} parameter is a value shown by @command{flash banks}.
  6053. @end deffn
  6054. @end deffn
  6055. @deffn {Flash Driver} {str7x}
  6056. All members of the STR7 microcontroller family from STMicroelectronics
  6057. include internal flash and use ARM7TDMI cores.
  6058. The @var{str7x} driver defines one mandatory parameter, @var{variant},
  6059. which is either @code{STR71x}, @code{STR73x} or @code{STR75x}.
  6060. @example
  6061. flash bank $_FLASHNAME str7x \
  6062. 0x40000000 0x00040000 0 0 $_TARGETNAME STR71x
  6063. @end example
  6064. @deffn {Command} {str7x disable_jtag} bank
  6065. Activate the Debug/Readout protection mechanism
  6066. for the specified flash bank.
  6067. @end deffn
  6068. @end deffn
  6069. @deffn {Flash Driver} {str9x}
  6070. Most members of the STR9 microcontroller family from STMicroelectronics
  6071. include internal flash and use ARM966E cores.
  6072. The str9 needs the flash controller to be configured using
  6073. the @command{str9x flash_config} command prior to Flash programming.
  6074. @example
  6075. flash bank $_FLASHNAME str9x 0x40000000 0x00040000 0 0 $_TARGETNAME
  6076. str9x flash_config 0 4 2 0 0x80000
  6077. @end example
  6078. @deffn {Command} {str9x flash_config} num bbsr nbbsr bbadr nbbadr
  6079. Configures the str9 flash controller.
  6080. The @var{num} parameter is a value shown by @command{flash banks}.
  6081. @itemize @bullet
  6082. @item @var{bbsr} - Boot Bank Size register
  6083. @item @var{nbbsr} - Non Boot Bank Size register
  6084. @item @var{bbadr} - Boot Bank Start Address register
  6085. @item @var{nbbadr} - Boot Bank Start Address register
  6086. @end itemize
  6087. @end deffn
  6088. @end deffn
  6089. @deffn {Flash Driver} {str9xpec}
  6090. @cindex str9xpec
  6091. Only use this driver for locking/unlocking the device or configuring the option bytes.
  6092. Use the standard str9 driver for programming.
  6093. Before using the flash commands the turbo mode must be enabled using the
  6094. @command{str9xpec enable_turbo} command.
  6095. Here is some background info to help
  6096. you better understand how this driver works. OpenOCD has two flash drivers for
  6097. the str9:
  6098. @enumerate
  6099. @item
  6100. Standard driver @option{str9x} programmed via the str9 core. Normally used for
  6101. flash programming as it is faster than the @option{str9xpec} driver.
  6102. @item
  6103. Direct programming @option{str9xpec} using the flash controller. This is an
  6104. ISC compliant (IEEE 1532) tap connected in series with the str9 core. The str9
  6105. core does not need to be running to program using this flash driver. Typical use
  6106. for this driver is locking/unlocking the target and programming the option bytes.
  6107. @end enumerate
  6108. Before we run any commands using the @option{str9xpec} driver we must first disable
  6109. the str9 core. This example assumes the @option{str9xpec} driver has been
  6110. configured for flash bank 0.
  6111. @example
  6112. # assert srst, we do not want core running
  6113. # while accessing str9xpec flash driver
  6114. adapter assert srst
  6115. # turn off target polling
  6116. poll off
  6117. # disable str9 core
  6118. str9xpec enable_turbo 0
  6119. # read option bytes
  6120. str9xpec options_read 0
  6121. # re-enable str9 core
  6122. str9xpec disable_turbo 0
  6123. poll on
  6124. reset halt
  6125. @end example
  6126. The above example will read the str9 option bytes.
  6127. When performing a unlock remember that you will not be able to halt the str9 - it
  6128. has been locked. Halting the core is not required for the @option{str9xpec} driver
  6129. as mentioned above, just issue the commands above manually or from a telnet prompt.
  6130. Several str9xpec-specific commands are defined:
  6131. @deffn {Command} {str9xpec disable_turbo} num
  6132. Restore the str9 into JTAG chain.
  6133. @end deffn
  6134. @deffn {Command} {str9xpec enable_turbo} num
  6135. Enable turbo mode, will simply remove the str9 from the chain and talk
  6136. directly to the embedded flash controller.
  6137. @end deffn
  6138. @deffn {Command} {str9xpec lock} num
  6139. Lock str9 device. The str9 will only respond to an unlock command that will
  6140. erase the device.
  6141. @end deffn
  6142. @deffn {Command} {str9xpec part_id} num
  6143. Prints the part identifier for bank @var{num}.
  6144. @end deffn
  6145. @deffn {Command} {str9xpec options_cmap} num (@option{bank0}|@option{bank1})
  6146. Configure str9 boot bank.
  6147. @end deffn
  6148. @deffn {Command} {str9xpec options_lvdsel} num (@option{vdd}|@option{vdd_vddq})
  6149. Configure str9 lvd source.
  6150. @end deffn
  6151. @deffn {Command} {str9xpec options_lvdthd} num (@option{2.4v}|@option{2.7v})
  6152. Configure str9 lvd threshold.
  6153. @end deffn
  6154. @deffn {Command} {str9xpec options_lvdwarn} bank (@option{vdd}|@option{vdd_vddq})
  6155. Configure str9 lvd reset warning source.
  6156. @end deffn
  6157. @deffn {Command} {str9xpec options_read} num
  6158. Read str9 option bytes.
  6159. @end deffn
  6160. @deffn {Command} {str9xpec options_write} num
  6161. Write str9 option bytes.
  6162. @end deffn
  6163. @deffn {Command} {str9xpec unlock} num
  6164. unlock str9 device.
  6165. @end deffn
  6166. @end deffn
  6167. @deffn {Flash Driver} {swm050}
  6168. @cindex swm050
  6169. All members of the swm050 microcontroller family from Foshan Synwit Tech.
  6170. @example
  6171. flash bank $_FLASHNAME swm050 0x0 0x2000 0 0 $_TARGETNAME
  6172. @end example
  6173. One swm050-specific command is defined:
  6174. @deffn {Command} {swm050 mass_erase} bank_id
  6175. Erases the entire flash bank.
  6176. @end deffn
  6177. @end deffn
  6178. @deffn {Flash Driver} {tms470}
  6179. Most members of the TMS470 microcontroller family from Texas Instruments
  6180. include internal flash and use ARM7TDMI cores.
  6181. This driver doesn't require the chip and bus width to be specified.
  6182. Some tms470-specific commands are defined:
  6183. @deffn {Command} {tms470 flash_keyset} key0 key1 key2 key3
  6184. Saves programming keys in a register, to enable flash erase and write commands.
  6185. @end deffn
  6186. @deffn {Command} {tms470 osc_mhz} clock_mhz
  6187. Reports the clock speed, which is used to calculate timings.
  6188. @end deffn
  6189. @deffn {Command} {tms470 plldis} (0|1)
  6190. Disables (@var{1}) or enables (@var{0}) use of the PLL to speed up
  6191. the flash clock.
  6192. @end deffn
  6193. @end deffn
  6194. @deffn {Flash Driver} {w600}
  6195. W60x series Wi-Fi SoC from WinnerMicro
  6196. are designed with ARM Cortex-M3 and have 1M Byte QFLASH inside.
  6197. The @var{w600} driver uses the @var{target} parameter to select the
  6198. correct bank config.
  6199. @example
  6200. flash bank $_FLASHNAME w600 0x08000000 0 0 0 $_TARGETNAMEs
  6201. @end example
  6202. @end deffn
  6203. @deffn {Flash Driver} {xmc1xxx}
  6204. All members of the XMC1xxx microcontroller family from Infineon.
  6205. This driver does not require the chip and bus width to be specified.
  6206. @end deffn
  6207. @deffn {Flash Driver} {xmc4xxx}
  6208. All members of the XMC4xxx microcontroller family from Infineon.
  6209. This driver does not require the chip and bus width to be specified.
  6210. Some xmc4xxx-specific commands are defined:
  6211. @deffn {Command} {xmc4xxx flash_password} bank_id passwd1 passwd2
  6212. Saves flash protection passwords which are used to lock the user flash
  6213. @end deffn
  6214. @deffn {Command} {xmc4xxx flash_unprotect} bank_id user_level[0-1]
  6215. Removes Flash write protection from the selected user bank
  6216. @end deffn
  6217. @end deffn
  6218. @section NAND Flash Commands
  6219. @cindex NAND
  6220. Compared to NOR or SPI flash, NAND devices are inexpensive
  6221. and high density. Today's NAND chips, and multi-chip modules,
  6222. commonly hold multiple GigaBytes of data.
  6223. NAND chips consist of a number of ``erase blocks'' of a given
  6224. size (such as 128 KBytes), each of which is divided into a
  6225. number of pages (of perhaps 512 or 2048 bytes each). Each
  6226. page of a NAND flash has an ``out of band'' (OOB) area to hold
  6227. Error Correcting Code (ECC) and other metadata, usually 16 bytes
  6228. of OOB for every 512 bytes of page data.
  6229. One key characteristic of NAND flash is that its error rate
  6230. is higher than that of NOR flash. In normal operation, that
  6231. ECC is used to correct and detect errors. However, NAND
  6232. blocks can also wear out and become unusable; those blocks
  6233. are then marked "bad". NAND chips are even shipped from the
  6234. manufacturer with a few bad blocks. The highest density chips
  6235. use a technology (MLC) that wears out more quickly, so ECC
  6236. support is increasingly important as a way to detect blocks
  6237. that have begun to fail, and help to preserve data integrity
  6238. with techniques such as wear leveling.
  6239. Software is used to manage the ECC. Some controllers don't
  6240. support ECC directly; in those cases, software ECC is used.
  6241. Other controllers speed up the ECC calculations with hardware.
  6242. Single-bit error correction hardware is routine. Controllers
  6243. geared for newer MLC chips may correct 4 or more errors for
  6244. every 512 bytes of data.
  6245. You will need to make sure that any data you write using
  6246. OpenOCD includes the appropriate kind of ECC. For example,
  6247. that may mean passing the @code{oob_softecc} flag when
  6248. writing NAND data, or ensuring that the correct hardware
  6249. ECC mode is used.
  6250. The basic steps for using NAND devices include:
  6251. @enumerate
  6252. @item Declare via the command @command{nand device}
  6253. @* Do this in a board-specific configuration file,
  6254. passing parameters as needed by the controller.
  6255. @item Configure each device using @command{nand probe}.
  6256. @* Do this only after the associated target is set up,
  6257. such as in its reset-init script or in procures defined
  6258. to access that device.
  6259. @item Operate on the flash via @command{nand subcommand}
  6260. @* Often commands to manipulate the flash are typed by a human, or run
  6261. via a script in some automated way. Common task include writing a
  6262. boot loader, operating system, or other data needed to initialize or
  6263. de-brick a board.
  6264. @end enumerate
  6265. @b{NOTE:} At the time this text was written, the largest NAND
  6266. flash fully supported by OpenOCD is 2 GiBytes (16 GiBits).
  6267. This is because the variables used to hold offsets and lengths
  6268. are only 32 bits wide.
  6269. (Larger chips may work in some cases, unless an offset or length
  6270. is larger than 0xffffffff, the largest 32-bit unsigned integer.)
  6271. Some larger devices will work, since they are actually multi-chip
  6272. modules with two smaller chips and individual chipselect lines.
  6273. @anchor{nandconfiguration}
  6274. @subsection NAND Configuration Commands
  6275. @cindex NAND configuration
  6276. NAND chips must be declared in configuration scripts,
  6277. plus some additional configuration that's done after
  6278. OpenOCD has initialized.
  6279. @deffn {Config Command} {nand device} name driver target [configparams...]
  6280. Declares a NAND device, which can be read and written to
  6281. after it has been configured through @command{nand probe}.
  6282. In OpenOCD, devices are single chips; this is unlike some
  6283. operating systems, which may manage multiple chips as if
  6284. they were a single (larger) device.
  6285. In some cases, configuring a device will activate extra
  6286. commands; see the controller-specific documentation.
  6287. @b{NOTE:} This command is not available after OpenOCD
  6288. initialization has completed. Use it in board specific
  6289. configuration files, not interactively.
  6290. @itemize @bullet
  6291. @item @var{name} ... may be used to reference the NAND bank
  6292. in most other NAND commands. A number is also available.
  6293. @item @var{driver} ... identifies the NAND controller driver
  6294. associated with the NAND device being declared.
  6295. @xref{nanddriverlist,,NAND Driver List}.
  6296. @item @var{target} ... names the target used when issuing
  6297. commands to the NAND controller.
  6298. @comment Actually, it's currently a controller-specific parameter...
  6299. @item @var{configparams} ... controllers may support, or require,
  6300. additional parameters. See the controller-specific documentation
  6301. for more information.
  6302. @end itemize
  6303. @end deffn
  6304. @deffn {Command} {nand list}
  6305. Prints a summary of each device declared
  6306. using @command{nand device}, numbered from zero.
  6307. Note that un-probed devices show no details.
  6308. @example
  6309. > nand list
  6310. #0: NAND 1GiB 3,3V 8-bit (Micron) pagesize: 2048, buswidth: 8,
  6311. blocksize: 131072, blocks: 8192
  6312. #1: NAND 1GiB 3,3V 8-bit (Micron) pagesize: 2048, buswidth: 8,
  6313. blocksize: 131072, blocks: 8192
  6314. >
  6315. @end example
  6316. @end deffn
  6317. @deffn {Command} {nand probe} num
  6318. Probes the specified device to determine key characteristics
  6319. like its page and block sizes, and how many blocks it has.
  6320. The @var{num} parameter is the value shown by @command{nand list}.
  6321. You must (successfully) probe a device before you can use
  6322. it with most other NAND commands.
  6323. @end deffn
  6324. @subsection Erasing, Reading, Writing to NAND Flash
  6325. @deffn {Command} {nand dump} num filename offset length [oob_option]
  6326. @cindex NAND reading
  6327. Reads binary data from the NAND device and writes it to the file,
  6328. starting at the specified offset.
  6329. The @var{num} parameter is the value shown by @command{nand list}.
  6330. Use a complete path name for @var{filename}, so you don't depend
  6331. on the directory used to start the OpenOCD server.
  6332. The @var{offset} and @var{length} must be exact multiples of the
  6333. device's page size. They describe a data region; the OOB data
  6334. associated with each such page may also be accessed.
  6335. @b{NOTE:} At the time this text was written, no error correction
  6336. was done on the data that's read, unless raw access was disabled
  6337. and the underlying NAND controller driver had a @code{read_page}
  6338. method which handled that error correction.
  6339. By default, only page data is saved to the specified file.
  6340. Use an @var{oob_option} parameter to save OOB data:
  6341. @itemize @bullet
  6342. @item no oob_* parameter
  6343. @*Output file holds only page data; OOB is discarded.
  6344. @item @code{oob_raw}
  6345. @*Output file interleaves page data and OOB data;
  6346. the file will be longer than "length" by the size of the
  6347. spare areas associated with each data page.
  6348. Note that this kind of "raw" access is different from
  6349. what's implied by @command{nand raw_access}, which just
  6350. controls whether a hardware-aware access method is used.
  6351. @item @code{oob_only}
  6352. @*Output file has only raw OOB data, and will
  6353. be smaller than "length" since it will contain only the
  6354. spare areas associated with each data page.
  6355. @end itemize
  6356. @end deffn
  6357. @deffn {Command} {nand erase} num [offset length]
  6358. @cindex NAND erasing
  6359. @cindex NAND programming
  6360. Erases blocks on the specified NAND device, starting at the
  6361. specified @var{offset} and continuing for @var{length} bytes.
  6362. Both of those values must be exact multiples of the device's
  6363. block size, and the region they specify must fit entirely in the chip.
  6364. If those parameters are not specified,
  6365. the whole NAND chip will be erased.
  6366. The @var{num} parameter is the value shown by @command{nand list}.
  6367. @b{NOTE:} This command will try to erase bad blocks, when told
  6368. to do so, which will probably invalidate the manufacturer's bad
  6369. block marker.
  6370. For the remainder of the current server session, @command{nand info}
  6371. will still report that the block ``is'' bad.
  6372. @end deffn
  6373. @deffn {Command} {nand write} num filename offset [option...]
  6374. @cindex NAND writing
  6375. @cindex NAND programming
  6376. Writes binary data from the file into the specified NAND device,
  6377. starting at the specified offset. Those pages should already
  6378. have been erased; you can't change zero bits to one bits.
  6379. The @var{num} parameter is the value shown by @command{nand list}.
  6380. Use a complete path name for @var{filename}, so you don't depend
  6381. on the directory used to start the OpenOCD server.
  6382. The @var{offset} must be an exact multiple of the device's page size.
  6383. All data in the file will be written, assuming it doesn't run
  6384. past the end of the device.
  6385. Only full pages are written, and any extra space in the last
  6386. page will be filled with 0xff bytes. (That includes OOB data,
  6387. if that's being written.)
  6388. @b{NOTE:} At the time this text was written, bad blocks are
  6389. ignored. That is, this routine will not skip bad blocks,
  6390. but will instead try to write them. This can cause problems.
  6391. Provide at most one @var{option} parameter. With some
  6392. NAND drivers, the meanings of these parameters may change
  6393. if @command{nand raw_access} was used to disable hardware ECC.
  6394. @itemize @bullet
  6395. @item no oob_* parameter
  6396. @*File has only page data, which is written.
  6397. If raw access is in use, the OOB area will not be written.
  6398. Otherwise, if the underlying NAND controller driver has
  6399. a @code{write_page} routine, that routine may write the OOB
  6400. with hardware-computed ECC data.
  6401. @item @code{oob_only}
  6402. @*File has only raw OOB data, which is written to the OOB area.
  6403. Each page's data area stays untouched. @i{This can be a dangerous
  6404. option}, since it can invalidate the ECC data.
  6405. You may need to force raw access to use this mode.
  6406. @item @code{oob_raw}
  6407. @*File interleaves data and OOB data, both of which are written
  6408. If raw access is enabled, the data is written first, then the
  6409. un-altered OOB.
  6410. Otherwise, if the underlying NAND controller driver has
  6411. a @code{write_page} routine, that routine may modify the OOB
  6412. before it's written, to include hardware-computed ECC data.
  6413. @item @code{oob_softecc}
  6414. @*File has only page data, which is written.
  6415. The OOB area is filled with 0xff, except for a standard 1-bit
  6416. software ECC code stored in conventional locations.
  6417. You might need to force raw access to use this mode, to prevent
  6418. the underlying driver from applying hardware ECC.
  6419. @item @code{oob_softecc_kw}
  6420. @*File has only page data, which is written.
  6421. The OOB area is filled with 0xff, except for a 4-bit software ECC
  6422. specific to the boot ROM in Marvell Kirkwood SoCs.
  6423. You might need to force raw access to use this mode, to prevent
  6424. the underlying driver from applying hardware ECC.
  6425. @end itemize
  6426. @end deffn
  6427. @deffn {Command} {nand verify} num filename offset [option...]
  6428. @cindex NAND verification
  6429. @cindex NAND programming
  6430. Verify the binary data in the file has been programmed to the
  6431. specified NAND device, starting at the specified offset.
  6432. The @var{num} parameter is the value shown by @command{nand list}.
  6433. Use a complete path name for @var{filename}, so you don't depend
  6434. on the directory used to start the OpenOCD server.
  6435. The @var{offset} must be an exact multiple of the device's page size.
  6436. All data in the file will be read and compared to the contents of the
  6437. flash, assuming it doesn't run past the end of the device.
  6438. As with @command{nand write}, only full pages are verified, so any extra
  6439. space in the last page will be filled with 0xff bytes.
  6440. The same @var{options} accepted by @command{nand write},
  6441. and the file will be processed similarly to produce the buffers that
  6442. can be compared against the contents produced from @command{nand dump}.
  6443. @b{NOTE:} This will not work when the underlying NAND controller
  6444. driver's @code{write_page} routine must update the OOB with a
  6445. hardware-computed ECC before the data is written. This limitation may
  6446. be removed in a future release.
  6447. @end deffn
  6448. @subsection Other NAND commands
  6449. @cindex NAND other commands
  6450. @deffn {Command} {nand check_bad_blocks} num [offset length]
  6451. Checks for manufacturer bad block markers on the specified NAND
  6452. device. If no parameters are provided, checks the whole
  6453. device; otherwise, starts at the specified @var{offset} and
  6454. continues for @var{length} bytes.
  6455. Both of those values must be exact multiples of the device's
  6456. block size, and the region they specify must fit entirely in the chip.
  6457. The @var{num} parameter is the value shown by @command{nand list}.
  6458. @b{NOTE:} Before using this command you should force raw access
  6459. with @command{nand raw_access enable} to ensure that the underlying
  6460. driver will not try to apply hardware ECC.
  6461. @end deffn
  6462. @deffn {Command} {nand info} num
  6463. The @var{num} parameter is the value shown by @command{nand list}.
  6464. This prints the one-line summary from "nand list", plus for
  6465. devices which have been probed this also prints any known
  6466. status for each block.
  6467. @end deffn
  6468. @deffn {Command} {nand raw_access} num (@option{enable}|@option{disable})
  6469. Sets or clears an flag affecting how page I/O is done.
  6470. The @var{num} parameter is the value shown by @command{nand list}.
  6471. This flag is cleared (disabled) by default, but changing that
  6472. value won't affect all NAND devices. The key factor is whether
  6473. the underlying driver provides @code{read_page} or @code{write_page}
  6474. methods. If it doesn't provide those methods, the setting of
  6475. this flag is irrelevant; all access is effectively ``raw''.
  6476. When those methods exist, they are normally used when reading
  6477. data (@command{nand dump} or reading bad block markers) or
  6478. writing it (@command{nand write}). However, enabling
  6479. raw access (setting the flag) prevents use of those methods,
  6480. bypassing hardware ECC logic.
  6481. @i{This can be a dangerous option}, since writing blocks
  6482. with the wrong ECC data can cause them to be marked as bad.
  6483. @end deffn
  6484. @anchor{nanddriverlist}
  6485. @subsection NAND Driver List
  6486. As noted above, the @command{nand device} command allows
  6487. driver-specific options and behaviors.
  6488. Some controllers also activate controller-specific commands.
  6489. @deffn {NAND Driver} {at91sam9}
  6490. This driver handles the NAND controllers found on AT91SAM9 family chips from
  6491. Atmel. It takes two extra parameters: address of the NAND chip;
  6492. address of the ECC controller.
  6493. @example
  6494. nand device $NANDFLASH at91sam9 $CHIPNAME 0x40000000 0xfffffe800
  6495. @end example
  6496. AT91SAM9 chips support single-bit ECC hardware. The @code{write_page} and
  6497. @code{read_page} methods are used to utilize the ECC hardware unless they are
  6498. disabled by using the @command{nand raw_access} command. There are four
  6499. additional commands that are needed to fully configure the AT91SAM9 NAND
  6500. controller. Two are optional; most boards use the same wiring for ALE/CLE:
  6501. @deffn {Config Command} {at91sam9 cle} num addr_line
  6502. Configure the address line used for latching commands. The @var{num}
  6503. parameter is the value shown by @command{nand list}.
  6504. @end deffn
  6505. @deffn {Config Command} {at91sam9 ale} num addr_line
  6506. Configure the address line used for latching addresses. The @var{num}
  6507. parameter is the value shown by @command{nand list}.
  6508. @end deffn
  6509. For the next two commands, it is assumed that the pins have already been
  6510. properly configured for input or output.
  6511. @deffn {Config Command} {at91sam9 rdy_busy} num pio_base_addr pin
  6512. Configure the RDY/nBUSY input from the NAND device. The @var{num}
  6513. parameter is the value shown by @command{nand list}. @var{pio_base_addr}
  6514. is the base address of the PIO controller and @var{pin} is the pin number.
  6515. @end deffn
  6516. @deffn {Config Command} {at91sam9 ce} num pio_base_addr pin
  6517. Configure the chip enable input to the NAND device. The @var{num}
  6518. parameter is the value shown by @command{nand list}. @var{pio_base_addr}
  6519. is the base address of the PIO controller and @var{pin} is the pin number.
  6520. @end deffn
  6521. @end deffn
  6522. @deffn {NAND Driver} {davinci}
  6523. This driver handles the NAND controllers found on DaVinci family
  6524. chips from Texas Instruments.
  6525. It takes three extra parameters:
  6526. address of the NAND chip;
  6527. hardware ECC mode to use (@option{hwecc1},
  6528. @option{hwecc4}, @option{hwecc4_infix});
  6529. address of the AEMIF controller on this processor.
  6530. @example
  6531. nand device davinci dm355.arm 0x02000000 hwecc4 0x01e10000
  6532. @end example
  6533. All DaVinci processors support the single-bit ECC hardware,
  6534. and newer ones also support the four-bit ECC hardware.
  6535. The @code{write_page} and @code{read_page} methods are used
  6536. to implement those ECC modes, unless they are disabled using
  6537. the @command{nand raw_access} command.
  6538. @end deffn
  6539. @deffn {NAND Driver} {lpc3180}
  6540. These controllers require an extra @command{nand device}
  6541. parameter: the clock rate used by the controller.
  6542. @deffn {Command} {lpc3180 select} num [mlc|slc]
  6543. Configures use of the MLC or SLC controller mode.
  6544. MLC implies use of hardware ECC.
  6545. The @var{num} parameter is the value shown by @command{nand list}.
  6546. @end deffn
  6547. At this writing, this driver includes @code{write_page}
  6548. and @code{read_page} methods. Using @command{nand raw_access}
  6549. to disable those methods will prevent use of hardware ECC
  6550. in the MLC controller mode, but won't change SLC behavior.
  6551. @end deffn
  6552. @comment current lpc3180 code won't issue 5-byte address cycles
  6553. @deffn {NAND Driver} {mx3}
  6554. This driver handles the NAND controller in i.MX31. The mxc driver
  6555. should work for this chip as well.
  6556. @end deffn
  6557. @deffn {NAND Driver} {mxc}
  6558. This driver handles the NAND controller found in Freescale i.MX
  6559. chips. It has support for v1 (i.MX27 and i.MX31) and v2 (i.MX35).
  6560. The driver takes 3 extra arguments, chip (@option{mx27},
  6561. @option{mx31}, @option{mx35}), ecc (@option{noecc}, @option{hwecc})
  6562. and optionally if bad block information should be swapped between
  6563. main area and spare area (@option{biswap}), defaults to off.
  6564. @example
  6565. nand device mx35.nand mxc imx35.cpu mx35 hwecc biswap
  6566. @end example
  6567. @deffn {Command} {mxc biswap} bank_num [enable|disable]
  6568. Turns on/off bad block information swapping from main area,
  6569. without parameter query status.
  6570. @end deffn
  6571. @end deffn
  6572. @deffn {NAND Driver} {orion}
  6573. These controllers require an extra @command{nand device}
  6574. parameter: the address of the controller.
  6575. @example
  6576. nand device orion 0xd8000000
  6577. @end example
  6578. These controllers don't define any specialized commands.
  6579. At this writing, their drivers don't include @code{write_page}
  6580. or @code{read_page} methods, so @command{nand raw_access} won't
  6581. change any behavior.
  6582. @end deffn
  6583. @deffn {NAND Driver} {s3c2410}
  6584. @deffnx {NAND Driver} {s3c2412}
  6585. @deffnx {NAND Driver} {s3c2440}
  6586. @deffnx {NAND Driver} {s3c2443}
  6587. @deffnx {NAND Driver} {s3c6400}
  6588. These S3C family controllers don't have any special
  6589. @command{nand device} options, and don't define any
  6590. specialized commands.
  6591. At this writing, their drivers don't include @code{write_page}
  6592. or @code{read_page} methods, so @command{nand raw_access} won't
  6593. change any behavior.
  6594. @end deffn
  6595. @node Flash Programming
  6596. @chapter Flash Programming
  6597. OpenOCD implements numerous ways to program the target flash, whether internal or external.
  6598. Programming can be achieved by either using @ref{programmingusinggdb,,Programming using GDB},
  6599. or using the commands given in @ref{flashprogrammingcommands,,Flash Programming Commands}.
  6600. @*To simplify using the flash commands directly a jimtcl script is available that handles the programming and verify stage.
  6601. OpenOCD will program/verify/reset the target and optionally shutdown.
  6602. The script is executed as follows and by default the following actions will be performed.
  6603. @enumerate
  6604. @item 'init' is executed.
  6605. @item 'reset init' is called to reset and halt the target, any 'reset init' scripts are executed.
  6606. @item @code{flash write_image} is called to erase and write any flash using the filename given.
  6607. @item If the @option{preverify} parameter is given, the target is "verified" first and only flashed if this fails.
  6608. @item @code{verify_image} is called if @option{verify} parameter is given.
  6609. @item @code{reset run} is called if @option{reset} parameter is given.
  6610. @item OpenOCD is shutdown if @option{exit} parameter is given.
  6611. @end enumerate
  6612. An example of usage is given below. @xref{program}.
  6613. @example
  6614. # program and verify using elf/hex/s19. verify and reset
  6615. # are optional parameters
  6616. openocd -f board/stm32f3discovery.cfg \
  6617. -c "program filename.elf verify reset exit"
  6618. # binary files need the flash address passing
  6619. openocd -f board/stm32f3discovery.cfg \
  6620. -c "program filename.bin exit 0x08000000"
  6621. @end example
  6622. @node PLD/FPGA Commands
  6623. @chapter PLD/FPGA Commands
  6624. @cindex PLD
  6625. @cindex FPGA
  6626. Programmable Logic Devices (PLDs) and the more flexible
  6627. Field Programmable Gate Arrays (FPGAs) are both types of programmable hardware.
  6628. OpenOCD can support programming them.
  6629. Although PLDs are generally restrictive (cells are less functional, and
  6630. there are no special purpose cells for memory or computational tasks),
  6631. they share the same OpenOCD infrastructure.
  6632. Accordingly, both are called PLDs here.
  6633. @section PLD/FPGA Configuration and Commands
  6634. As it does for JTAG TAPs, debug targets, and flash chips (both NOR and NAND),
  6635. OpenOCD maintains a list of PLDs available for use in various commands.
  6636. Also, each such PLD requires a driver.
  6637. They are referenced by the number shown by the @command{pld devices} command,
  6638. and new PLDs are defined by @command{pld device driver_name}.
  6639. @deffn {Config Command} {pld device} driver_name tap_name [driver_options]
  6640. Defines a new PLD device, supported by driver @var{driver_name},
  6641. using the TAP named @var{tap_name}.
  6642. The driver may make use of any @var{driver_options} to configure its
  6643. behavior.
  6644. @end deffn
  6645. @deffn {Command} {pld devices}
  6646. Lists the PLDs and their numbers.
  6647. @end deffn
  6648. @deffn {Command} {pld load} num filename
  6649. Loads the file @file{filename} into the PLD identified by @var{num}.
  6650. The file format must be inferred by the driver.
  6651. @end deffn
  6652. @section PLD/FPGA Drivers, Options, and Commands
  6653. Drivers may support PLD-specific options to the @command{pld device}
  6654. definition command, and may also define commands usable only with
  6655. that particular type of PLD.
  6656. @deffn {FPGA Driver} {virtex2} [no_jstart]
  6657. Virtex-II is a family of FPGAs sold by Xilinx.
  6658. It supports the IEEE 1532 standard for In-System Configuration (ISC).
  6659. If @var{no_jstart} is non-zero, the JSTART instruction is not used after
  6660. loading the bitstream. While required for Series2, Series3, and Series6, it
  6661. breaks bitstream loading on Series7.
  6662. @deffn {Command} {virtex2 read_stat} num
  6663. Reads and displays the Virtex-II status register (STAT)
  6664. for FPGA @var{num}.
  6665. @end deffn
  6666. @end deffn
  6667. @node General Commands
  6668. @chapter General Commands
  6669. @cindex commands
  6670. The commands documented in this chapter here are common commands that
  6671. you, as a human, may want to type and see the output of. Configuration type
  6672. commands are documented elsewhere.
  6673. Intent:
  6674. @itemize @bullet
  6675. @item @b{Source Of Commands}
  6676. @* OpenOCD commands can occur in a configuration script (discussed
  6677. elsewhere) or typed manually by a human or supplied programmatically,
  6678. or via one of several TCP/IP Ports.
  6679. @item @b{From the human}
  6680. @* A human should interact with the telnet interface (default port: 4444)
  6681. or via GDB (default port 3333).
  6682. To issue commands from within a GDB session, use the @option{monitor}
  6683. command, e.g. use @option{monitor poll} to issue the @option{poll}
  6684. command. All output is relayed through the GDB session.
  6685. @item @b{Machine Interface}
  6686. The Tcl interface's intent is to be a machine interface. The default Tcl
  6687. port is 5555.
  6688. @end itemize
  6689. @section Server Commands
  6690. @deffn {Command} {exit}
  6691. Exits the current telnet session.
  6692. @end deffn
  6693. @deffn {Command} {help} [string]
  6694. With no parameters, prints help text for all commands.
  6695. Otherwise, prints each helptext containing @var{string}.
  6696. Not every command provides helptext.
  6697. Configuration commands, and commands valid at any time, are
  6698. explicitly noted in parenthesis.
  6699. In most cases, no such restriction is listed; this indicates commands
  6700. which are only available after the configuration stage has completed.
  6701. @end deffn
  6702. @deffn {Command} {sleep} msec [@option{busy}]
  6703. Wait for at least @var{msec} milliseconds before resuming.
  6704. If @option{busy} is passed, busy-wait instead of sleeping.
  6705. (This option is strongly discouraged.)
  6706. Useful in connection with script files
  6707. (@command{script} command and @command{target_name} configuration).
  6708. @end deffn
  6709. @deffn {Command} {shutdown} [@option{error}]
  6710. Close the OpenOCD server, disconnecting all clients (GDB, telnet,
  6711. other). If option @option{error} is used, OpenOCD will return a
  6712. non-zero exit code to the parent process.
  6713. Like any TCL commands, also @command{shutdown} can be redefined, e.g.:
  6714. @example
  6715. # redefine shutdown
  6716. rename shutdown original_shutdown
  6717. proc shutdown @{@} @{
  6718. puts "This is my implementation of shutdown"
  6719. # my own stuff before exit OpenOCD
  6720. original_shutdown
  6721. @}
  6722. @end example
  6723. If user types CTRL-C or kills OpenOCD, either the command @command{shutdown}
  6724. or its replacement will be automatically executed before OpenOCD exits.
  6725. @end deffn
  6726. @anchor{debuglevel}
  6727. @deffn {Command} {debug_level} [n]
  6728. @cindex message level
  6729. Display debug level.
  6730. If @var{n} (from 0..4) is provided, then set it to that level.
  6731. This affects the kind of messages sent to the server log.
  6732. Level 0 is error messages only;
  6733. level 1 adds warnings;
  6734. level 2 adds informational messages;
  6735. level 3 adds debugging messages;
  6736. and level 4 adds verbose low-level debug messages.
  6737. The default is level 2, but that can be overridden on
  6738. the command line along with the location of that log
  6739. file (which is normally the server's standard output).
  6740. @xref{Running}.
  6741. @end deffn
  6742. @deffn {Command} {echo} [-n] message
  6743. Logs a message at "user" priority.
  6744. Output @var{message} to stdout.
  6745. Option "-n" suppresses trailing newline.
  6746. @example
  6747. echo "Downloading kernel -- please wait"
  6748. @end example
  6749. @end deffn
  6750. @deffn {Command} {log_output} [filename | "default"]
  6751. Redirect logging to @var{filename} or set it back to default output;
  6752. the default log output channel is stderr.
  6753. @end deffn
  6754. @deffn {Command} {add_script_search_dir} [directory]
  6755. Add @var{directory} to the file/script search path.
  6756. @end deffn
  6757. @deffn {Config Command} {bindto} [@var{name}]
  6758. Specify hostname or IPv4 address on which to listen for incoming
  6759. TCP/IP connections. By default, OpenOCD will listen on the loopback
  6760. interface only. If your network environment is safe, @code{bindto
  6761. 0.0.0.0} can be used to cover all available interfaces.
  6762. @end deffn
  6763. @anchor{targetstatehandling}
  6764. @section Target State handling
  6765. @cindex reset
  6766. @cindex halt
  6767. @cindex target initialization
  6768. In this section ``target'' refers to a CPU configured as
  6769. shown earlier (@pxref{CPU Configuration}).
  6770. These commands, like many, implicitly refer to
  6771. a current target which is used to perform the
  6772. various operations. The current target may be changed
  6773. by using @command{targets} command with the name of the
  6774. target which should become current.
  6775. @deffn {Command} {reg} [(number|name) [(value|'force')]]
  6776. Access a single register by @var{number} or by its @var{name}.
  6777. The target must generally be halted before access to CPU core
  6778. registers is allowed. Depending on the hardware, some other
  6779. registers may be accessible while the target is running.
  6780. @emph{With no arguments}:
  6781. list all available registers for the current target,
  6782. showing number, name, size, value, and cache status.
  6783. For valid entries, a value is shown; valid entries
  6784. which are also dirty (and will be written back later)
  6785. are flagged as such.
  6786. @emph{With number/name}: display that register's value.
  6787. Use @var{force} argument to read directly from the target,
  6788. bypassing any internal cache.
  6789. @emph{With both number/name and value}: set register's value.
  6790. Writes may be held in a writeback cache internal to OpenOCD,
  6791. so that setting the value marks the register as dirty instead
  6792. of immediately flushing that value. Resuming CPU execution
  6793. (including by single stepping) or otherwise activating the
  6794. relevant module will flush such values.
  6795. Cores may have surprisingly many registers in their
  6796. Debug and trace infrastructure:
  6797. @example
  6798. > reg
  6799. ===== ARM registers
  6800. (0) r0 (/32): 0x0000D3C2 (dirty)
  6801. (1) r1 (/32): 0xFD61F31C
  6802. (2) r2 (/32)
  6803. ...
  6804. (164) ETM_contextid_comparator_mask (/32)
  6805. >
  6806. @end example
  6807. @end deffn
  6808. @deffn {Command} {halt} [ms]
  6809. @deffnx {Command} {wait_halt} [ms]
  6810. The @command{halt} command first sends a halt request to the target,
  6811. which @command{wait_halt} doesn't.
  6812. Otherwise these behave the same: wait up to @var{ms} milliseconds,
  6813. or 5 seconds if there is no parameter, for the target to halt
  6814. (and enter debug mode).
  6815. Using 0 as the @var{ms} parameter prevents OpenOCD from waiting.
  6816. @quotation Warning
  6817. On ARM cores, software using the @emph{wait for interrupt} operation
  6818. often blocks the JTAG access needed by a @command{halt} command.
  6819. This is because that operation also puts the core into a low
  6820. power mode by gating the core clock;
  6821. but the core clock is needed to detect JTAG clock transitions.
  6822. One partial workaround uses adaptive clocking: when the core is
  6823. interrupted the operation completes, then JTAG clocks are accepted
  6824. at least until the interrupt handler completes.
  6825. However, this workaround is often unusable since the processor, board,
  6826. and JTAG adapter must all support adaptive JTAG clocking.
  6827. Also, it can't work until an interrupt is issued.
  6828. A more complete workaround is to not use that operation while you
  6829. work with a JTAG debugger.
  6830. Tasking environments generally have idle loops where the body is the
  6831. @emph{wait for interrupt} operation.
  6832. (On older cores, it is a coprocessor action;
  6833. newer cores have a @option{wfi} instruction.)
  6834. Such loops can just remove that operation, at the cost of higher
  6835. power consumption (because the CPU is needlessly clocked).
  6836. @end quotation
  6837. @end deffn
  6838. @deffn {Command} {resume} [address]
  6839. Resume the target at its current code position,
  6840. or the optional @var{address} if it is provided.
  6841. OpenOCD will wait 5 seconds for the target to resume.
  6842. @end deffn
  6843. @deffn {Command} {step} [address]
  6844. Single-step the target at its current code position,
  6845. or the optional @var{address} if it is provided.
  6846. @end deffn
  6847. @anchor{resetcommand}
  6848. @deffn {Command} {reset}
  6849. @deffnx {Command} {reset run}
  6850. @deffnx {Command} {reset halt}
  6851. @deffnx {Command} {reset init}
  6852. Perform as hard a reset as possible, using SRST if possible.
  6853. @emph{All defined targets will be reset, and target
  6854. events will fire during the reset sequence.}
  6855. The optional parameter specifies what should
  6856. happen after the reset.
  6857. If there is no parameter, a @command{reset run} is executed.
  6858. The other options will not work on all systems.
  6859. @xref{Reset Configuration}.
  6860. @itemize @minus
  6861. @item @b{run} Let the target run
  6862. @item @b{halt} Immediately halt the target
  6863. @item @b{init} Immediately halt the target, and execute the reset-init script
  6864. @end itemize
  6865. @end deffn
  6866. @deffn {Command} {soft_reset_halt}
  6867. Requesting target halt and executing a soft reset. This is often used
  6868. when a target cannot be reset and halted. The target, after reset is
  6869. released begins to execute code. OpenOCD attempts to stop the CPU and
  6870. then sets the program counter back to the reset vector. Unfortunately
  6871. the code that was executed may have left the hardware in an unknown
  6872. state.
  6873. @end deffn
  6874. @deffn {Command} {adapter assert} [signal [assert|deassert signal]]
  6875. @deffnx {Command} {adapter deassert} [signal [assert|deassert signal]]
  6876. Set values of reset signals.
  6877. Without parameters returns current status of the signals.
  6878. The @var{signal} parameter values may be
  6879. @option{srst}, indicating that srst signal is to be asserted or deasserted,
  6880. @option{trst}, indicating that trst signal is to be asserted or deasserted.
  6881. The @command{reset_config} command should already have been used
  6882. to configure how the board and the adapter treat these two
  6883. signals, and to say if either signal is even present.
  6884. @xref{Reset Configuration}.
  6885. Trying to assert a signal that is not present triggers an error.
  6886. If a signal is present on the adapter and not specified in the command,
  6887. the signal will not be modified.
  6888. @quotation Note
  6889. TRST is specially handled.
  6890. It actually signifies JTAG's @sc{reset} state.
  6891. So if the board doesn't support the optional TRST signal,
  6892. or it doesn't support it along with the specified SRST value,
  6893. JTAG reset is triggered with TMS and TCK signals
  6894. instead of the TRST signal.
  6895. And no matter how that JTAG reset is triggered, once
  6896. the scan chain enters @sc{reset} with TRST inactive,
  6897. TAP @code{post-reset} events are delivered to all TAPs
  6898. with handlers for that event.
  6899. @end quotation
  6900. @end deffn
  6901. @anchor{memoryaccess}
  6902. @section Memory access commands
  6903. @cindex memory access
  6904. These commands allow accesses of a specific size to the memory
  6905. system. Often these are used to configure the current target in some
  6906. special way. For example - one may need to write certain values to the
  6907. SDRAM controller to enable SDRAM.
  6908. @enumerate
  6909. @item Use the @command{targets} (plural) command
  6910. to change the current target.
  6911. @item In system level scripts these commands are deprecated.
  6912. Please use their TARGET object siblings to avoid making assumptions
  6913. about what TAP is the current target, or about MMU configuration.
  6914. @end enumerate
  6915. @deffn {Command} {mdd} [phys] addr [count]
  6916. @deffnx {Command} {mdw} [phys] addr [count]
  6917. @deffnx {Command} {mdh} [phys] addr [count]
  6918. @deffnx {Command} {mdb} [phys] addr [count]
  6919. Display contents of address @var{addr}, as
  6920. 64-bit doublewords (@command{mdd}),
  6921. 32-bit words (@command{mdw}), 16-bit halfwords (@command{mdh}),
  6922. or 8-bit bytes (@command{mdb}).
  6923. When the current target has an MMU which is present and active,
  6924. @var{addr} is interpreted as a virtual address.
  6925. Otherwise, or if the optional @var{phys} flag is specified,
  6926. @var{addr} is interpreted as a physical address.
  6927. If @var{count} is specified, displays that many units.
  6928. (If you want to manipulate the data instead of displaying it,
  6929. see the @code{mem2array} primitives.)
  6930. @end deffn
  6931. @deffn {Command} {mwd} [phys] addr doubleword [count]
  6932. @deffnx {Command} {mww} [phys] addr word [count]
  6933. @deffnx {Command} {mwh} [phys] addr halfword [count]
  6934. @deffnx {Command} {mwb} [phys] addr byte [count]
  6935. Writes the specified @var{doubleword} (64 bits), @var{word} (32 bits),
  6936. @var{halfword} (16 bits), or @var{byte} (8-bit) value,
  6937. at the specified address @var{addr}.
  6938. When the current target has an MMU which is present and active,
  6939. @var{addr} is interpreted as a virtual address.
  6940. Otherwise, or if the optional @var{phys} flag is specified,
  6941. @var{addr} is interpreted as a physical address.
  6942. If @var{count} is specified, fills that many units of consecutive address.
  6943. @end deffn
  6944. @anchor{imageaccess}
  6945. @section Image loading commands
  6946. @cindex image loading
  6947. @cindex image dumping
  6948. @deffn {Command} {dump_image} filename address size
  6949. Dump @var{size} bytes of target memory starting at @var{address} to the
  6950. binary file named @var{filename}.
  6951. @end deffn
  6952. @deffn {Command} {fast_load}
  6953. Loads an image stored in memory by @command{fast_load_image} to the
  6954. current target. Must be preceded by fast_load_image.
  6955. @end deffn
  6956. @deffn {Command} {fast_load_image} filename address [@option{bin}|@option{ihex}|@option{elf}|@option{s19}]
  6957. Normally you should be using @command{load_image} or GDB load. However, for
  6958. testing purposes or when I/O overhead is significant(OpenOCD running on an embedded
  6959. host), storing the image in memory and uploading the image to the target
  6960. can be a way to upload e.g. multiple debug sessions when the binary does not change.
  6961. Arguments are the same as @command{load_image}, but the image is stored in OpenOCD host
  6962. memory, i.e. does not affect target. This approach is also useful when profiling
  6963. target programming performance as I/O and target programming can easily be profiled
  6964. separately.
  6965. @end deffn
  6966. @deffn {Command} {load_image} filename address [[@option{bin}|@option{ihex}|@option{elf}|@option{s19}] @option{min_addr} @option{max_length}]
  6967. Load image from file @var{filename} to target memory offset by @var{address} from its load address.
  6968. The file format may optionally be specified
  6969. (@option{bin}, @option{ihex}, @option{elf}, or @option{s19}).
  6970. In addition the following arguments may be specified:
  6971. @var{min_addr} - ignore data below @var{min_addr} (this is w.r.t. to the target's load address + @var{address})
  6972. @var{max_length} - maximum number of bytes to load.
  6973. @example
  6974. proc load_image_bin @{fname foffset address length @} @{
  6975. # Load data from fname filename at foffset offset to
  6976. # target at address. Load at most length bytes.
  6977. load_image $fname [expr $address - $foffset] bin \
  6978. $address $length
  6979. @}
  6980. @end example
  6981. @end deffn
  6982. @deffn {Command} {test_image} filename [address [@option{bin}|@option{ihex}|@option{elf}]]
  6983. Displays image section sizes and addresses
  6984. as if @var{filename} were loaded into target memory
  6985. starting at @var{address} (defaults to zero).
  6986. The file format may optionally be specified
  6987. (@option{bin}, @option{ihex}, or @option{elf})
  6988. @end deffn
  6989. @deffn {Command} {verify_image} filename address [@option{bin}|@option{ihex}|@option{elf}]
  6990. Verify @var{filename} against target memory starting at @var{address}.
  6991. The file format may optionally be specified
  6992. (@option{bin}, @option{ihex}, or @option{elf})
  6993. This will first attempt a comparison using a CRC checksum, if this fails it will try a binary compare.
  6994. @end deffn
  6995. @deffn {Command} {verify_image_checksum} filename address [@option{bin}|@option{ihex}|@option{elf}]
  6996. Verify @var{filename} against target memory starting at @var{address}.
  6997. The file format may optionally be specified
  6998. (@option{bin}, @option{ihex}, or @option{elf})
  6999. This perform a comparison using a CRC checksum only
  7000. @end deffn
  7001. @section Breakpoint and Watchpoint commands
  7002. @cindex breakpoint
  7003. @cindex watchpoint
  7004. CPUs often make debug modules accessible through JTAG, with
  7005. hardware support for a handful of code breakpoints and data
  7006. watchpoints.
  7007. In addition, CPUs almost always support software breakpoints.
  7008. @deffn {Command} {bp} [address len [@option{hw}]]
  7009. With no parameters, lists all active breakpoints.
  7010. Else sets a breakpoint on code execution starting
  7011. at @var{address} for @var{length} bytes.
  7012. This is a software breakpoint, unless @option{hw} is specified
  7013. in which case it will be a hardware breakpoint.
  7014. (@xref{arm9vectorcatch,,arm9 vector_catch}, or @pxref{xscalevectorcatch,,xscale vector_catch},
  7015. for similar mechanisms that do not consume hardware breakpoints.)
  7016. @end deffn
  7017. @deffn {Command} {rbp} @option{all} | address
  7018. Remove the breakpoint at @var{address} or all breakpoints.
  7019. @end deffn
  7020. @deffn {Command} {rwp} address
  7021. Remove data watchpoint on @var{address}
  7022. @end deffn
  7023. @deffn {Command} {wp} [address len [(@option{r}|@option{w}|@option{a}) [value [mask]]]]
  7024. With no parameters, lists all active watchpoints.
  7025. Else sets a data watchpoint on data from @var{address} for @var{length} bytes.
  7026. The watch point is an "access" watchpoint unless
  7027. the @option{r} or @option{w} parameter is provided,
  7028. defining it as respectively a read or write watchpoint.
  7029. If a @var{value} is provided, that value is used when determining if
  7030. the watchpoint should trigger. The value may be first be masked
  7031. using @var{mask} to mark ``don't care'' fields.
  7032. @end deffn
  7033. @section Real Time Transfer (RTT)
  7034. Real Time Transfer (RTT) is an interface specified by SEGGER based on basic
  7035. memory reads and writes to transfer data bidirectionally between target and host.
  7036. The specification is independent of the target architecture.
  7037. Every target that supports so called "background memory access", which means
  7038. that the target memory can be accessed by the debugger while the target is
  7039. running, can be used.
  7040. This interface is especially of interest for targets without
  7041. Serial Wire Output (SWO), such as ARM Cortex-M0, or where semihosting is not
  7042. applicable because of real-time constraints.
  7043. @quotation Note
  7044. The current implementation supports only single target devices.
  7045. @end quotation
  7046. The data transfer between host and target device is organized through
  7047. unidirectional up/down-channels for target-to-host and host-to-target
  7048. communication, respectively.
  7049. @quotation Note
  7050. The current implementation does not respect channel buffer flags.
  7051. They are used to determine what happens when writing to a full buffer, for
  7052. example.
  7053. @end quotation
  7054. Channels are exposed via raw TCP/IP connections. One or more RTT servers can be
  7055. assigned to each channel to make them accessible to an unlimited number
  7056. of TCP/IP connections.
  7057. @deffn {Command} {rtt setup} address size ID
  7058. Configure RTT for the currently selected target.
  7059. Once RTT is started, OpenOCD searches for a control block with the
  7060. identifier @var{ID} starting at the memory address @var{address} within the next
  7061. @var{size} bytes.
  7062. @end deffn
  7063. @deffn {Command} {rtt start}
  7064. Start RTT.
  7065. If the control block location is not known, OpenOCD starts searching for it.
  7066. @end deffn
  7067. @deffn {Command} {rtt stop}
  7068. Stop RTT.
  7069. @end deffn
  7070. @deffn {Command} {rtt polling_interval [interval]}
  7071. Display the polling interval.
  7072. If @var{interval} is provided, set the polling interval.
  7073. The polling interval determines (in milliseconds) how often the up-channels are
  7074. checked for new data.
  7075. @end deffn
  7076. @deffn {Command} {rtt channels}
  7077. Display a list of all channels and their properties.
  7078. @end deffn
  7079. @deffn {Command} {rtt channellist}
  7080. Return a list of all channels and their properties as Tcl list.
  7081. The list can be manipulated easily from within scripts.
  7082. @end deffn
  7083. @deffn {Command} {rtt server start} port channel
  7084. Start a TCP server on @var{port} for the channel @var{channel}.
  7085. @end deffn
  7086. @deffn {Command} {rtt server stop} port
  7087. Stop the TCP sever with port @var{port}.
  7088. @end deffn
  7089. The following example shows how to setup RTT using the SEGGER RTT implementation
  7090. on the target device.
  7091. @example
  7092. resume
  7093. rtt setup 0x20000000 2048 "SEGGER RTT"
  7094. rtt start
  7095. rtt server start 9090 0
  7096. @end example
  7097. In this example, OpenOCD searches the control block with the ID "SEGGER RTT"
  7098. starting at 0x20000000 for 2048 bytes. The RTT channel 0 is exposed through the
  7099. TCP/IP port 9090.
  7100. @section Misc Commands
  7101. @cindex profiling
  7102. @deffn {Command} {profile} seconds filename [start end]
  7103. Profiling samples the CPU's program counter as quickly as possible,
  7104. which is useful for non-intrusive stochastic profiling.
  7105. Saves up to 10000 samples in @file{filename} using ``gmon.out''
  7106. format. Optional @option{start} and @option{end} parameters allow to
  7107. limit the address range.
  7108. @end deffn
  7109. @deffn {Command} {version}
  7110. Displays a string identifying the version of this OpenOCD server.
  7111. @end deffn
  7112. @deffn {Command} {virt2phys} virtual_address
  7113. Requests the current target to map the specified @var{virtual_address}
  7114. to its corresponding physical address, and displays the result.
  7115. @end deffn
  7116. @node Architecture and Core Commands
  7117. @chapter Architecture and Core Commands
  7118. @cindex Architecture Specific Commands
  7119. @cindex Core Specific Commands
  7120. Most CPUs have specialized JTAG operations to support debugging.
  7121. OpenOCD packages most such operations in its standard command framework.
  7122. Some of those operations don't fit well in that framework, so they are
  7123. exposed here as architecture or implementation (core) specific commands.
  7124. @anchor{armhardwaretracing}
  7125. @section ARM Hardware Tracing
  7126. @cindex tracing
  7127. @cindex ETM
  7128. @cindex ETB
  7129. CPUs based on ARM cores may include standard tracing interfaces,
  7130. based on an ``Embedded Trace Module'' (ETM) which sends voluminous
  7131. address and data bus trace records to a ``Trace Port''.
  7132. @itemize
  7133. @item
  7134. Development-oriented boards will sometimes provide a high speed
  7135. trace connector for collecting that data, when the particular CPU
  7136. supports such an interface.
  7137. (The standard connector is a 38-pin Mictor, with both JTAG
  7138. and trace port support.)
  7139. Those trace connectors are supported by higher end JTAG adapters
  7140. and some logic analyzer modules; frequently those modules can
  7141. buffer several megabytes of trace data.
  7142. Configuring an ETM coupled to such an external trace port belongs
  7143. in the board-specific configuration file.
  7144. @item
  7145. If the CPU doesn't provide an external interface, it probably
  7146. has an ``Embedded Trace Buffer'' (ETB) on the chip, which is a
  7147. dedicated SRAM. 4KBytes is one common ETB size.
  7148. Configuring an ETM coupled only to an ETB belongs in the CPU-specific
  7149. (target) configuration file, since it works the same on all boards.
  7150. @end itemize
  7151. ETM support in OpenOCD doesn't seem to be widely used yet.
  7152. @quotation Issues
  7153. ETM support may be buggy, and at least some @command{etm config}
  7154. parameters should be detected by asking the ETM for them.
  7155. ETM trigger events could also implement a kind of complex
  7156. hardware breakpoint, much more powerful than the simple
  7157. watchpoint hardware exported by EmbeddedICE modules.
  7158. @emph{Such breakpoints can be triggered even when using the
  7159. dummy trace port driver}.
  7160. It seems like a GDB hookup should be possible,
  7161. as well as tracing only during specific states
  7162. (perhaps @emph{handling IRQ 23} or @emph{calls foo()}).
  7163. There should be GUI tools to manipulate saved trace data and help
  7164. analyse it in conjunction with the source code.
  7165. It's unclear how much of a common interface is shared
  7166. with the current XScale trace support, or should be
  7167. shared with eventual Nexus-style trace module support.
  7168. At this writing (November 2009) only ARM7, ARM9, and ARM11 support
  7169. for ETM modules is available. The code should be able to
  7170. work with some newer cores; but not all of them support
  7171. this original style of JTAG access.
  7172. @end quotation
  7173. @subsection ETM Configuration
  7174. ETM setup is coupled with the trace port driver configuration.
  7175. @deffn {Config Command} {etm config} target width mode clocking driver
  7176. Declares the ETM associated with @var{target}, and associates it
  7177. with a given trace port @var{driver}. @xref{traceportdrivers,,Trace Port Drivers}.
  7178. Several of the parameters must reflect the trace port capabilities,
  7179. which are a function of silicon capabilities (exposed later
  7180. using @command{etm info}) and of what hardware is connected to
  7181. that port (such as an external pod, or ETB).
  7182. The @var{width} must be either 4, 8, or 16,
  7183. except with ETMv3.0 and newer modules which may also
  7184. support 1, 2, 24, 32, 48, and 64 bit widths.
  7185. (With those versions, @command{etm info} also shows whether
  7186. the selected port width and mode are supported.)
  7187. The @var{mode} must be @option{normal}, @option{multiplexed},
  7188. or @option{demultiplexed}.
  7189. The @var{clocking} must be @option{half} or @option{full}.
  7190. @quotation Warning
  7191. With ETMv3.0 and newer, the bits set with the @var{mode} and
  7192. @var{clocking} parameters both control the mode.
  7193. This modified mode does not map to the values supported by
  7194. previous ETM modules, so this syntax is subject to change.
  7195. @end quotation
  7196. @quotation Note
  7197. You can see the ETM registers using the @command{reg} command.
  7198. Not all possible registers are present in every ETM.
  7199. Most of the registers are write-only, and are used to configure
  7200. what CPU activities are traced.
  7201. @end quotation
  7202. @end deffn
  7203. @deffn {Command} {etm info}
  7204. Displays information about the current target's ETM.
  7205. This includes resource counts from the @code{ETM_CONFIG} register,
  7206. as well as silicon capabilities (except on rather old modules).
  7207. from the @code{ETM_SYS_CONFIG} register.
  7208. @end deffn
  7209. @deffn {Command} {etm status}
  7210. Displays status of the current target's ETM and trace port driver:
  7211. is the ETM idle, or is it collecting data?
  7212. Did trace data overflow?
  7213. Was it triggered?
  7214. @end deffn
  7215. @deffn {Command} {etm tracemode} [type context_id_bits cycle_accurate branch_output]
  7216. Displays what data that ETM will collect.
  7217. If arguments are provided, first configures that data.
  7218. When the configuration changes, tracing is stopped
  7219. and any buffered trace data is invalidated.
  7220. @itemize
  7221. @item @var{type} ... describing how data accesses are traced,
  7222. when they pass any ViewData filtering that was set up.
  7223. The value is one of
  7224. @option{none} (save nothing),
  7225. @option{data} (save data),
  7226. @option{address} (save addresses),
  7227. @option{all} (save data and addresses)
  7228. @item @var{context_id_bits} ... 0, 8, 16, or 32
  7229. @item @var{cycle_accurate} ... @option{enable} or @option{disable}
  7230. cycle-accurate instruction tracing.
  7231. Before ETMv3, enabling this causes much extra data to be recorded.
  7232. @item @var{branch_output} ... @option{enable} or @option{disable}.
  7233. Disable this unless you need to try reconstructing the instruction
  7234. trace stream without an image of the code.
  7235. @end itemize
  7236. @end deffn
  7237. @deffn {Command} {etm trigger_debug} (@option{enable}|@option{disable})
  7238. Displays whether ETM triggering debug entry (like a breakpoint) is
  7239. enabled or disabled, after optionally modifying that configuration.
  7240. The default behaviour is @option{disable}.
  7241. Any change takes effect after the next @command{etm start}.
  7242. By using script commands to configure ETM registers, you can make the
  7243. processor enter debug state automatically when certain conditions,
  7244. more complex than supported by the breakpoint hardware, happen.
  7245. @end deffn
  7246. @subsection ETM Trace Operation
  7247. After setting up the ETM, you can use it to collect data.
  7248. That data can be exported to files for later analysis.
  7249. It can also be parsed with OpenOCD, for basic sanity checking.
  7250. To configure what is being traced, you will need to write
  7251. various trace registers using @command{reg ETM_*} commands.
  7252. For the definitions of these registers, read ARM publication
  7253. @emph{IHI 0014, ``Embedded Trace Macrocell, Architecture Specification''}.
  7254. Be aware that most of the relevant registers are write-only,
  7255. and that ETM resources are limited. There are only a handful
  7256. of address comparators, data comparators, counters, and so on.
  7257. Examples of scenarios you might arrange to trace include:
  7258. @itemize
  7259. @item Code flow within a function, @emph{excluding} subroutines
  7260. it calls. Use address range comparators to enable tracing
  7261. for instruction access within that function's body.
  7262. @item Code flow within a function, @emph{including} subroutines
  7263. it calls. Use the sequencer and address comparators to activate
  7264. tracing on an ``entered function'' state, then deactivate it by
  7265. exiting that state when the function's exit code is invoked.
  7266. @item Code flow starting at the fifth invocation of a function,
  7267. combining one of the above models with a counter.
  7268. @item CPU data accesses to the registers for a particular device,
  7269. using address range comparators and the ViewData logic.
  7270. @item Such data accesses only during IRQ handling, combining the above
  7271. model with sequencer triggers which on entry and exit to the IRQ handler.
  7272. @item @emph{... more}
  7273. @end itemize
  7274. At this writing, September 2009, there are no Tcl utility
  7275. procedures to help set up any common tracing scenarios.
  7276. @deffn {Command} {etm analyze}
  7277. Reads trace data into memory, if it wasn't already present.
  7278. Decodes and prints the data that was collected.
  7279. @end deffn
  7280. @deffn {Command} {etm dump} filename
  7281. Stores the captured trace data in @file{filename}.
  7282. @end deffn
  7283. @deffn {Command} {etm image} filename [base_address] [type]
  7284. Opens an image file.
  7285. @end deffn
  7286. @deffn {Command} {etm load} filename
  7287. Loads captured trace data from @file{filename}.
  7288. @end deffn
  7289. @deffn {Command} {etm start}
  7290. Starts trace data collection.
  7291. @end deffn
  7292. @deffn {Command} {etm stop}
  7293. Stops trace data collection.
  7294. @end deffn
  7295. @anchor{traceportdrivers}
  7296. @subsection Trace Port Drivers
  7297. To use an ETM trace port it must be associated with a driver.
  7298. @deffn {Trace Port Driver} {dummy}
  7299. Use the @option{dummy} driver if you are configuring an ETM that's
  7300. not connected to anything (on-chip ETB or off-chip trace connector).
  7301. @emph{This driver lets OpenOCD talk to the ETM, but it does not expose
  7302. any trace data collection.}
  7303. @deffn {Config Command} {etm_dummy config} target
  7304. Associates the ETM for @var{target} with a dummy driver.
  7305. @end deffn
  7306. @end deffn
  7307. @deffn {Trace Port Driver} {etb}
  7308. Use the @option{etb} driver if you are configuring an ETM
  7309. to use on-chip ETB memory.
  7310. @deffn {Config Command} {etb config} target etb_tap
  7311. Associates the ETM for @var{target} with the ETB at @var{etb_tap}.
  7312. You can see the ETB registers using the @command{reg} command.
  7313. @end deffn
  7314. @deffn {Command} {etb trigger_percent} [percent]
  7315. This displays, or optionally changes, ETB behavior after the
  7316. ETM's configured @emph{trigger} event fires.
  7317. It controls how much more trace data is saved after the (single)
  7318. trace trigger becomes active.
  7319. @itemize
  7320. @item The default corresponds to @emph{trace around} usage,
  7321. recording 50 percent data before the event and the rest
  7322. afterwards.
  7323. @item The minimum value of @var{percent} is 2 percent,
  7324. recording almost exclusively data before the trigger.
  7325. Such extreme @emph{trace before} usage can help figure out
  7326. what caused that event to happen.
  7327. @item The maximum value of @var{percent} is 100 percent,
  7328. recording data almost exclusively after the event.
  7329. This extreme @emph{trace after} usage might help sort out
  7330. how the event caused trouble.
  7331. @end itemize
  7332. @c REVISIT allow "break" too -- enter debug mode.
  7333. @end deffn
  7334. @end deffn
  7335. @anchor{armcrosstrigger}
  7336. @section ARM Cross-Trigger Interface
  7337. @cindex CTI
  7338. The ARM Cross-Trigger Interface (CTI) is a generic CoreSight component
  7339. that connects event sources like tracing components or CPU cores with each
  7340. other through a common trigger matrix (CTM). For ARMv8 architecture, a
  7341. CTI is mandatory for core run control and each core has an individual
  7342. CTI instance attached to it. OpenOCD has limited support for CTI using
  7343. the @emph{cti} group of commands.
  7344. @deffn {Command} {cti create} cti_name @option{-dap} dap_name @option{-ap-num} apn @option{-baseaddr} base_address
  7345. Creates a CTI instance @var{cti_name} on the DAP instance @var{dap_name} on MEM-AP
  7346. @var{apn}. The @var{base_address} must match the base address of the CTI
  7347. on the respective MEM-AP. All arguments are mandatory. This creates a
  7348. new command @command{$cti_name} which is used for various purposes
  7349. including additional configuration.
  7350. @end deffn
  7351. @deffn {Command} {$cti_name enable} @option{on|off}
  7352. Enable (@option{on}) or disable (@option{off}) the CTI.
  7353. @end deffn
  7354. @deffn {Command} {$cti_name dump}
  7355. Displays a register dump of the CTI.
  7356. @end deffn
  7357. @deffn {Command} {$cti_name write } @var{reg_name} @var{value}
  7358. Write @var{value} to the CTI register with the symbolic name @var{reg_name}.
  7359. @end deffn
  7360. @deffn {Command} {$cti_name read} @var{reg_name}
  7361. Print the value read from the CTI register with the symbolic name @var{reg_name}.
  7362. @end deffn
  7363. @deffn {Command} {$cti_name ack} @var{event}
  7364. Acknowledge a CTI @var{event}.
  7365. @end deffn
  7366. @deffn {Command} {$cti_name channel} @var{channel_number} @var{operation}
  7367. Perform a specific channel operation, the possible operations are:
  7368. gate, ungate, set, clear and pulse
  7369. @end deffn
  7370. @deffn {Command} {$cti_name testmode} @option{on|off}
  7371. Enable (@option{on}) or disable (@option{off}) the integration test mode
  7372. of the CTI.
  7373. @end deffn
  7374. @deffn {Command} {cti names}
  7375. Prints a list of names of all CTI objects created. This command is mainly
  7376. useful in TCL scripting.
  7377. @end deffn
  7378. @section Generic ARM
  7379. @cindex ARM
  7380. These commands should be available on all ARM processors.
  7381. They are available in addition to other core-specific
  7382. commands that may be available.
  7383. @deffn {Command} {arm core_state} [@option{arm}|@option{thumb}]
  7384. Displays the core_state, optionally changing it to process
  7385. either @option{arm} or @option{thumb} instructions.
  7386. The target may later be resumed in the currently set core_state.
  7387. (Processors may also support the Jazelle state, but
  7388. that is not currently supported in OpenOCD.)
  7389. @end deffn
  7390. @deffn {Command} {arm disassemble} address [count [@option{thumb}]]
  7391. @cindex disassemble
  7392. Disassembles @var{count} instructions starting at @var{address}.
  7393. If @var{count} is not specified, a single instruction is disassembled.
  7394. If @option{thumb} is specified, or the low bit of the address is set,
  7395. Thumb2 (mixed 16/32-bit) instructions are used;
  7396. else ARM (32-bit) instructions are used.
  7397. (Processors may also support the Jazelle state, but
  7398. those instructions are not currently understood by OpenOCD.)
  7399. Note that all Thumb instructions are Thumb2 instructions,
  7400. so older processors (without Thumb2 support) will still
  7401. see correct disassembly of Thumb code.
  7402. Also, ThumbEE opcodes are the same as Thumb2,
  7403. with a handful of exceptions.
  7404. ThumbEE disassembly currently has no explicit support.
  7405. @end deffn
  7406. @deffn {Command} {arm mcr} pX op1 CRn CRm op2 value
  7407. Write @var{value} to a coprocessor @var{pX} register
  7408. passing parameters @var{CRn},
  7409. @var{CRm}, opcodes @var{opc1} and @var{opc2},
  7410. and using the MCR instruction.
  7411. (Parameter sequence matches the ARM instruction, but omits
  7412. an ARM register.)
  7413. @end deffn
  7414. @deffn {Command} {arm mrc} pX coproc op1 CRn CRm op2
  7415. Read a coprocessor @var{pX} register passing parameters @var{CRn},
  7416. @var{CRm}, opcodes @var{opc1} and @var{opc2},
  7417. and the MRC instruction.
  7418. Returns the result so it can be manipulated by Jim scripts.
  7419. (Parameter sequence matches the ARM instruction, but omits
  7420. an ARM register.)
  7421. @end deffn
  7422. @deffn {Command} {arm reg}
  7423. Display a table of all banked core registers, fetching the current value from every
  7424. core mode if necessary.
  7425. @end deffn
  7426. @deffn {Command} {arm semihosting} [@option{enable}|@option{disable}]
  7427. @cindex ARM semihosting
  7428. Display status of semihosting, after optionally changing that status.
  7429. Semihosting allows for code executing on an ARM target to use the
  7430. I/O facilities on the host computer i.e. the system where OpenOCD
  7431. is running. The target application must be linked against a library
  7432. implementing the ARM semihosting convention that forwards operation
  7433. requests by using a special SVC instruction that is trapped at the
  7434. Supervisor Call vector by OpenOCD.
  7435. @end deffn
  7436. @deffn {Command} {arm semihosting_cmdline} [@option{enable}|@option{disable}]
  7437. @cindex ARM semihosting
  7438. Set the command line to be passed to the debugger.
  7439. @example
  7440. arm semihosting_cmdline argv0 argv1 argv2 ...
  7441. @end example
  7442. This option lets one set the command line arguments to be passed to
  7443. the program. The first argument (argv0) is the program name in a
  7444. standard C environment (argv[0]). Depending on the program (not much
  7445. programs look at argv[0]), argv0 is ignored and can be any string.
  7446. @end deffn
  7447. @deffn {Command} {arm semihosting_fileio} [@option{enable}|@option{disable}]
  7448. @cindex ARM semihosting
  7449. Display status of semihosting fileio, after optionally changing that
  7450. status.
  7451. Enabling this option forwards semihosting I/O to GDB process using the
  7452. File-I/O remote protocol extension. This is especially useful for
  7453. interacting with remote files or displaying console messages in the
  7454. debugger.
  7455. @end deffn
  7456. @deffn {Command} {arm semihosting_resexit} [@option{enable}|@option{disable}]
  7457. @cindex ARM semihosting
  7458. Enable resumable SEMIHOSTING_SYS_EXIT.
  7459. When SEMIHOSTING_SYS_EXIT is called outside a debug session,
  7460. things are simple, the openocd process calls exit() and passes
  7461. the value returned by the target.
  7462. When SEMIHOSTING_SYS_EXIT is called during a debug session,
  7463. by default execution returns to the debugger, leaving the
  7464. debugger in a HALT state, similar to the state entered when
  7465. encountering a break.
  7466. In some use cases, it is useful to have SEMIHOSTING_SYS_EXIT
  7467. return normally, as any semihosting call, and do not break
  7468. to the debugger.
  7469. The standard allows this to happen, but the condition
  7470. to trigger it is a bit obscure ("by performing an RDI_Execute
  7471. request or equivalent").
  7472. To make the SEMIHOSTING_SYS_EXIT call return normally, enable
  7473. this option (default: disabled).
  7474. @end deffn
  7475. @section ARMv4 and ARMv5 Architecture
  7476. @cindex ARMv4
  7477. @cindex ARMv5
  7478. The ARMv4 and ARMv5 architectures are widely used in embedded systems,
  7479. and introduced core parts of the instruction set in use today.
  7480. That includes the Thumb instruction set, introduced in the ARMv4T
  7481. variant.
  7482. @subsection ARM7 and ARM9 specific commands
  7483. @cindex ARM7
  7484. @cindex ARM9
  7485. These commands are specific to ARM7 and ARM9 cores, like ARM7TDMI, ARM720T,
  7486. ARM9TDMI, ARM920T or ARM926EJ-S.
  7487. They are available in addition to the ARM commands,
  7488. and any other core-specific commands that may be available.
  7489. @deffn {Command} {arm7_9 dbgrq} [@option{enable}|@option{disable}]
  7490. Displays the value of the flag controlling use of the
  7491. EmbeddedIce DBGRQ signal to force entry into debug mode,
  7492. instead of breakpoints.
  7493. If a boolean parameter is provided, first assigns that flag.
  7494. This should be
  7495. safe for all but ARM7TDMI-S cores (like NXP LPC).
  7496. This feature is enabled by default on most ARM9 cores,
  7497. including ARM9TDMI, ARM920T, and ARM926EJ-S.
  7498. @end deffn
  7499. @deffn {Command} {arm7_9 dcc_downloads} [@option{enable}|@option{disable}]
  7500. @cindex DCC
  7501. Displays the value of the flag controlling use of the debug communications
  7502. channel (DCC) to write larger (>128 byte) amounts of memory.
  7503. If a boolean parameter is provided, first assigns that flag.
  7504. DCC downloads offer a huge speed increase, but might be
  7505. unsafe, especially with targets running at very low speeds. This command was introduced
  7506. with OpenOCD rev. 60, and requires a few bytes of working area.
  7507. @end deffn
  7508. @deffn {Command} {arm7_9 fast_memory_access} [@option{enable}|@option{disable}]
  7509. Displays the value of the flag controlling use of memory writes and reads
  7510. that don't check completion of the operation.
  7511. If a boolean parameter is provided, first assigns that flag.
  7512. This provides a huge speed increase, especially with USB JTAG
  7513. cables (FT2232), but might be unsafe if used with targets running at very low
  7514. speeds, like the 32kHz startup clock of an AT91RM9200.
  7515. @end deffn
  7516. @subsection ARM9 specific commands
  7517. @cindex ARM9
  7518. ARM9-family cores are built around ARM9TDMI or ARM9E (including ARM9EJS)
  7519. integer processors.
  7520. Such cores include the ARM920T, ARM926EJ-S, and ARM966.
  7521. @c 9-june-2009: tried this on arm920t, it didn't work.
  7522. @c no-params always lists nothing caught, and that's how it acts.
  7523. @c 23-oct-2009: doesn't work _consistently_ ... as if the ICE
  7524. @c versions have different rules about when they commit writes.
  7525. @anchor{arm9vectorcatch}
  7526. @deffn {Command} {arm9 vector_catch} [@option{all}|@option{none}|list]
  7527. @cindex vector_catch
  7528. Vector Catch hardware provides a sort of dedicated breakpoint
  7529. for hardware events such as reset, interrupt, and abort.
  7530. You can use this to conserve normal breakpoint resources,
  7531. so long as you're not concerned with code that branches directly
  7532. to those hardware vectors.
  7533. This always finishes by listing the current configuration.
  7534. If parameters are provided, it first reconfigures the
  7535. vector catch hardware to intercept
  7536. @option{all} of the hardware vectors,
  7537. @option{none} of them,
  7538. or a list with one or more of the following:
  7539. @option{reset} @option{undef} @option{swi} @option{pabt} @option{dabt}
  7540. @option{irq} @option{fiq}.
  7541. @end deffn
  7542. @subsection ARM920T specific commands
  7543. @cindex ARM920T
  7544. These commands are available to ARM920T based CPUs,
  7545. which are implementations of the ARMv4T architecture
  7546. built using the ARM9TDMI integer core.
  7547. They are available in addition to the ARM, ARM7/ARM9,
  7548. and ARM9 commands.
  7549. @deffn {Command} {arm920t cache_info}
  7550. Print information about the caches found. This allows to see whether your target
  7551. is an ARM920T (2x16kByte cache) or ARM922T (2x8kByte cache).
  7552. @end deffn
  7553. @deffn {Command} {arm920t cp15} regnum [value]
  7554. Display cp15 register @var{regnum};
  7555. else if a @var{value} is provided, that value is written to that register.
  7556. This uses "physical access" and the register number is as
  7557. shown in bits 38..33 of table 9-9 in the ARM920T TRM.
  7558. (Not all registers can be written.)
  7559. @end deffn
  7560. @deffn {Command} {arm920t read_cache} filename
  7561. Dump the content of ICache and DCache to a file named @file{filename}.
  7562. @end deffn
  7563. @deffn {Command} {arm920t read_mmu} filename
  7564. Dump the content of the ITLB and DTLB to a file named @file{filename}.
  7565. @end deffn
  7566. @subsection ARM926ej-s specific commands
  7567. @cindex ARM926ej-s
  7568. These commands are available to ARM926ej-s based CPUs,
  7569. which are implementations of the ARMv5TEJ architecture
  7570. based on the ARM9EJ-S integer core.
  7571. They are available in addition to the ARM, ARM7/ARM9,
  7572. and ARM9 commands.
  7573. The Feroceon cores also support these commands, although
  7574. they are not built from ARM926ej-s designs.
  7575. @deffn {Command} {arm926ejs cache_info}
  7576. Print information about the caches found.
  7577. @end deffn
  7578. @subsection ARM966E specific commands
  7579. @cindex ARM966E
  7580. These commands are available to ARM966 based CPUs,
  7581. which are implementations of the ARMv5TE architecture.
  7582. They are available in addition to the ARM, ARM7/ARM9,
  7583. and ARM9 commands.
  7584. @deffn {Command} {arm966e cp15} regnum [value]
  7585. Display cp15 register @var{regnum};
  7586. else if a @var{value} is provided, that value is written to that register.
  7587. The six bit @var{regnum} values are bits 37..32 from table 7-2 of the
  7588. ARM966E-S TRM.
  7589. There is no current control over bits 31..30 from that table,
  7590. as required for BIST support.
  7591. @end deffn
  7592. @subsection XScale specific commands
  7593. @cindex XScale
  7594. Some notes about the debug implementation on the XScale CPUs:
  7595. The XScale CPU provides a special debug-only mini-instruction cache
  7596. (mini-IC) in which exception vectors and target-resident debug handler
  7597. code are placed by OpenOCD. In order to get access to the CPU, OpenOCD
  7598. must point vector 0 (the reset vector) to the entry of the debug
  7599. handler. However, this means that the complete first cacheline in the
  7600. mini-IC is marked valid, which makes the CPU fetch all exception
  7601. handlers from the mini-IC, ignoring the code in RAM.
  7602. To address this situation, OpenOCD provides the @code{xscale
  7603. vector_table} command, which allows the user to explicitly write
  7604. individual entries to either the high or low vector table stored in
  7605. the mini-IC.
  7606. It is recommended to place a pc-relative indirect branch in the vector
  7607. table, and put the branch destination somewhere in memory. Doing so
  7608. makes sure the code in the vector table stays constant regardless of
  7609. code layout in memory:
  7610. @example
  7611. _vectors:
  7612. ldr pc,[pc,#0x100-8]
  7613. ldr pc,[pc,#0x100-8]
  7614. ldr pc,[pc,#0x100-8]
  7615. ldr pc,[pc,#0x100-8]
  7616. ldr pc,[pc,#0x100-8]
  7617. ldr pc,[pc,#0x100-8]
  7618. ldr pc,[pc,#0x100-8]
  7619. ldr pc,[pc,#0x100-8]
  7620. .org 0x100
  7621. .long real_reset_vector
  7622. .long real_ui_handler
  7623. .long real_swi_handler
  7624. .long real_pf_abort
  7625. .long real_data_abort
  7626. .long 0 /* unused */
  7627. .long real_irq_handler
  7628. .long real_fiq_handler
  7629. @end example
  7630. Alternatively, you may choose to keep some or all of the mini-IC
  7631. vector table entries synced with those written to memory by your
  7632. system software. The mini-IC can not be modified while the processor
  7633. is executing, but for each vector table entry not previously defined
  7634. using the @code{xscale vector_table} command, OpenOCD will copy the
  7635. value from memory to the mini-IC every time execution resumes from a
  7636. halt. This is done for both high and low vector tables (although the
  7637. table not in use may not be mapped to valid memory, and in this case
  7638. that copy operation will silently fail). This means that you will
  7639. need to briefly halt execution at some strategic point during system
  7640. start-up; e.g., after the software has initialized the vector table,
  7641. but before exceptions are enabled. A breakpoint can be used to
  7642. accomplish this once the appropriate location in the start-up code has
  7643. been identified. A watchpoint over the vector table region is helpful
  7644. in finding the location if you're not sure. Note that the same
  7645. situation exists any time the vector table is modified by the system
  7646. software.
  7647. The debug handler must be placed somewhere in the address space using
  7648. the @code{xscale debug_handler} command. The allowed locations for the
  7649. debug handler are either (0x800 - 0x1fef800) or (0xfe000800 -
  7650. 0xfffff800). The default value is 0xfe000800.
  7651. XScale has resources to support two hardware breakpoints and two
  7652. watchpoints. However, the following restrictions on watchpoint
  7653. functionality apply: (1) the value and mask arguments to the @code{wp}
  7654. command are not supported, (2) the watchpoint length must be a
  7655. power of two and not less than four, and can not be greater than the
  7656. watchpoint address, and (3) a watchpoint with a length greater than
  7657. four consumes all the watchpoint hardware resources. This means that
  7658. at any one time, you can have enabled either two watchpoints with a
  7659. length of four, or one watchpoint with a length greater than four.
  7660. These commands are available to XScale based CPUs,
  7661. which are implementations of the ARMv5TE architecture.
  7662. @deffn {Command} {xscale analyze_trace}
  7663. Displays the contents of the trace buffer.
  7664. @end deffn
  7665. @deffn {Command} {xscale cache_clean_address} address
  7666. Changes the address used when cleaning the data cache.
  7667. @end deffn
  7668. @deffn {Command} {xscale cache_info}
  7669. Displays information about the CPU caches.
  7670. @end deffn
  7671. @deffn {Command} {xscale cp15} regnum [value]
  7672. Display cp15 register @var{regnum};
  7673. else if a @var{value} is provided, that value is written to that register.
  7674. @end deffn
  7675. @deffn {Command} {xscale debug_handler} target address
  7676. Changes the address used for the specified target's debug handler.
  7677. @end deffn
  7678. @deffn {Command} {xscale dcache} [@option{enable}|@option{disable}]
  7679. Enables or disable the CPU's data cache.
  7680. @end deffn
  7681. @deffn {Command} {xscale dump_trace} filename
  7682. Dumps the raw contents of the trace buffer to @file{filename}.
  7683. @end deffn
  7684. @deffn {Command} {xscale icache} [@option{enable}|@option{disable}]
  7685. Enables or disable the CPU's instruction cache.
  7686. @end deffn
  7687. @deffn {Command} {xscale mmu} [@option{enable}|@option{disable}]
  7688. Enables or disable the CPU's memory management unit.
  7689. @end deffn
  7690. @deffn {Command} {xscale trace_buffer} [@option{enable}|@option{disable} [@option{fill} [n] | @option{wrap}]]
  7691. Displays the trace buffer status, after optionally
  7692. enabling or disabling the trace buffer
  7693. and modifying how it is emptied.
  7694. @end deffn
  7695. @deffn {Command} {xscale trace_image} filename [offset [type]]
  7696. Opens a trace image from @file{filename}, optionally rebasing
  7697. its segment addresses by @var{offset}.
  7698. The image @var{type} may be one of
  7699. @option{bin} (binary), @option{ihex} (Intel hex),
  7700. @option{elf} (ELF file), @option{s19} (Motorola s19),
  7701. @option{mem}, or @option{builder}.
  7702. @end deffn
  7703. @anchor{xscalevectorcatch}
  7704. @deffn {Command} {xscale vector_catch} [mask]
  7705. @cindex vector_catch
  7706. Display a bitmask showing the hardware vectors to catch.
  7707. If the optional parameter is provided, first set the bitmask to that value.
  7708. The mask bits correspond with bit 16..23 in the DCSR:
  7709. @example
  7710. 0x01 Trap Reset
  7711. 0x02 Trap Undefined Instructions
  7712. 0x04 Trap Software Interrupt
  7713. 0x08 Trap Prefetch Abort
  7714. 0x10 Trap Data Abort
  7715. 0x20 reserved
  7716. 0x40 Trap IRQ
  7717. 0x80 Trap FIQ
  7718. @end example
  7719. @end deffn
  7720. @deffn {Command} {xscale vector_table} [(@option{low}|@option{high}) index value]
  7721. @cindex vector_table
  7722. Set an entry in the mini-IC vector table. There are two tables: one for
  7723. low vectors (at 0x00000000), and one for high vectors (0xFFFF0000), each
  7724. holding the 8 exception vectors. @var{index} can be 1-7, because vector 0
  7725. points to the debug handler entry and can not be overwritten.
  7726. @var{value} holds the 32-bit opcode that is placed in the mini-IC.
  7727. Without arguments, the current settings are displayed.
  7728. @end deffn
  7729. @section ARMv6 Architecture
  7730. @cindex ARMv6
  7731. @subsection ARM11 specific commands
  7732. @cindex ARM11
  7733. @deffn {Command} {arm11 memwrite burst} [@option{enable}|@option{disable}]
  7734. Displays the value of the memwrite burst-enable flag,
  7735. which is enabled by default.
  7736. If a boolean parameter is provided, first assigns that flag.
  7737. Burst writes are only used for memory writes larger than 1 word.
  7738. They improve performance by assuming that the CPU has read each data
  7739. word over JTAG and completed its write before the next word arrives,
  7740. instead of polling for a status flag to verify that completion.
  7741. This is usually safe, because JTAG runs much slower than the CPU.
  7742. @end deffn
  7743. @deffn {Command} {arm11 memwrite error_fatal} [@option{enable}|@option{disable}]
  7744. Displays the value of the memwrite error_fatal flag,
  7745. which is enabled by default.
  7746. If a boolean parameter is provided, first assigns that flag.
  7747. When set, certain memory write errors cause earlier transfer termination.
  7748. @end deffn
  7749. @deffn {Command} {arm11 step_irq_enable} [@option{enable}|@option{disable}]
  7750. Displays the value of the flag controlling whether
  7751. IRQs are enabled during single stepping;
  7752. they are disabled by default.
  7753. If a boolean parameter is provided, first assigns that.
  7754. @end deffn
  7755. @deffn {Command} {arm11 vcr} [value]
  7756. @cindex vector_catch
  7757. Displays the value of the @emph{Vector Catch Register (VCR)},
  7758. coprocessor 14 register 7.
  7759. If @var{value} is defined, first assigns that.
  7760. Vector Catch hardware provides dedicated breakpoints
  7761. for certain hardware events.
  7762. The specific bit values are core-specific (as in fact is using
  7763. coprocessor 14 register 7 itself) but all current ARM11
  7764. cores @emph{except the ARM1176} use the same six bits.
  7765. @end deffn
  7766. @section ARMv7 and ARMv8 Architecture
  7767. @cindex ARMv7
  7768. @cindex ARMv8
  7769. @subsection ARMv7-A specific commands
  7770. @cindex Cortex-A
  7771. @deffn {Command} {cortex_a cache_info}
  7772. display information about target caches
  7773. @end deffn
  7774. @deffn {Command} {cortex_a dacrfixup [@option{on}|@option{off}]}
  7775. Work around issues with software breakpoints when the program text is
  7776. mapped read-only by the operating system. This option sets the CP15 DACR
  7777. to "all-manager" to bypass MMU permission checks on memory access.
  7778. Defaults to 'off'.
  7779. @end deffn
  7780. @deffn {Command} {cortex_a dbginit}
  7781. Initialize core debug
  7782. Enables debug by unlocking the Software Lock and clearing sticky powerdown indications
  7783. @end deffn
  7784. @deffn {Command} {cortex_a smp} [on|off]
  7785. Display/set the current SMP mode
  7786. @end deffn
  7787. @deffn {Command} {cortex_a smp_gdb} [core_id]
  7788. Display/set the current core displayed in GDB
  7789. @end deffn
  7790. @deffn {Command} {cortex_a maskisr} [@option{on}|@option{off}]
  7791. Selects whether interrupts will be processed when single stepping
  7792. @end deffn
  7793. @deffn {Command} {cache_config l2x} [base way]
  7794. configure l2x cache
  7795. @end deffn
  7796. @deffn {Command} {cortex_a mmu dump} [@option{0}|@option{1}|@option{addr} address [@option{num_entries}]]
  7797. Dump the MMU translation table from TTB0 or TTB1 register, or from physical
  7798. memory location @var{address}. When dumping the table from @var{address}, print at most
  7799. @var{num_entries} page table entries. @var{num_entries} is optional, if omitted, the maximum
  7800. possible (4096) entries are printed.
  7801. @end deffn
  7802. @subsection ARMv7-R specific commands
  7803. @cindex Cortex-R
  7804. @deffn {Command} {cortex_r dbginit}
  7805. Initialize core debug
  7806. Enables debug by unlocking the Software Lock and clearing sticky powerdown indications
  7807. @end deffn
  7808. @deffn {Command} {cortex_r maskisr} [@option{on}|@option{off}]
  7809. Selects whether interrupts will be processed when single stepping
  7810. @end deffn
  7811. @subsection ARM CoreSight TPIU and SWO specific commands
  7812. @cindex tracing
  7813. @cindex SWO
  7814. @cindex SWV
  7815. @cindex TPIU
  7816. ARM CoreSight provides several modules to generate debugging
  7817. information internally (ITM, DWT and ETM). Their output is directed
  7818. through TPIU or SWO modules to be captured externally either on an SWO pin (this
  7819. configuration is called SWV) or on a synchronous parallel trace port.
  7820. ARM CoreSight provides independent HW blocks named TPIU and SWO each with its
  7821. own functionality. Embedded in Cortex-M3 and M4, ARM provides an optional HW
  7822. block that includes both TPIU and SWO functionalities and is again named TPIU,
  7823. which causes quite some confusion.
  7824. The registers map of all the TPIU and SWO implementations allows using a single
  7825. driver that detects at runtime the features available.
  7826. The @command{tpiu} is used for either TPIU or SWO.
  7827. A convenient alias @command{swo} is available to help distinguish, in scripts,
  7828. the commands for SWO from the commands for TPIU.
  7829. @deffn {Command} {swo} ...
  7830. Alias of @command{tpiu ...}. Can be used in scripts to distinguish the commands
  7831. for SWO from the commands for TPIU.
  7832. @end deffn
  7833. @deffn {Command} {tpiu create} tpiu_name configparams...
  7834. Creates a TPIU or a SWO object. The two commands are equivalent.
  7835. Add the object in a list and add new commands (@command{@var{tpiu_name}})
  7836. which are used for various purposes including additional configuration.
  7837. @itemize @bullet
  7838. @item @var{tpiu_name} -- the name of the TPIU or SWO object.
  7839. This name is also used to create the object's command, referred to here
  7840. as @command{$tpiu_name}, and in other places where the TPIU or SWO needs to be identified.
  7841. @item @var{configparams} -- all parameters accepted by @command{$tpiu_name configure} are permitted.
  7842. You @emph{must} set here the AP and MEM_AP base_address through @code{-dap @var{dap_name}},
  7843. @code{-ap-num @var{ap_number}} and @code{-baseaddr @var{base_address}}.
  7844. @end itemize
  7845. @end deffn
  7846. @deffn {Command} {tpiu names}
  7847. Lists all the TPIU or SWO objects created so far. The two commands are equivalent.
  7848. @end deffn
  7849. @deffn {Command} {tpiu init}
  7850. Initialize all registered TPIU and SWO. The two commands are equivalent.
  7851. These commands are used internally during initialization. They can be issued
  7852. at any time after the initialization, too.
  7853. @end deffn
  7854. @deffn {Command} {$tpiu_name cget} queryparm
  7855. Each configuration parameter accepted by @command{$tpiu_name configure} can be
  7856. individually queried, to return its current value.
  7857. The @var{queryparm} is a parameter name accepted by that command, such as @code{-dap}.
  7858. @end deffn
  7859. @deffn {Command} {$tpiu_name configure} configparams...
  7860. The options accepted by this command may also be specified as parameters
  7861. to @command{tpiu create}. Their values can later be queried one at a time by
  7862. using the @command{$tpiu_name cget} command.
  7863. @itemize @bullet
  7864. @item @code{-dap} @var{dap_name} -- names the DAP used to access this
  7865. TPIU. @xref{dapdeclaration,,DAP declaration}, on how to create and manage DAP instances.
  7866. @item @code{-ap-num} @var{ap_number} -- sets DAP access port for TPIU,
  7867. @var{ap_number} is the numeric index of the DAP AP the TPIU is connected to.
  7868. @item @code{-baseaddr} @var{base_address} -- sets the TPIU @var{base_address} where
  7869. to access the TPIU in the DAP AP memory space.
  7870. @item @code{-protocol} (@option{sync}|@option{uart}|@option{manchester}) -- sets the
  7871. protocol used for trace data:
  7872. @itemize @minus
  7873. @item @option{sync} -- synchronous parallel trace output mode, using @var{port_width}
  7874. data bits (default);
  7875. @item @option{uart} -- use asynchronous SWO mode with NRZ (same as regular UART 8N1) coding;
  7876. @item @option{manchester} -- use asynchronous SWO mode with Manchester coding.
  7877. @end itemize
  7878. @item @code{-event} @var{event_name} @var{event_body} -- assigns an event handler,
  7879. a TCL string which is evaluated when the event is triggered. The events
  7880. @code{pre-enable}, @code{post-enable}, @code{pre-disable} and @code{post-disable}
  7881. are defined for TPIU/SWO.
  7882. A typical use case for the event @code{pre-enable} is to enable the trace clock
  7883. of the TPIU.
  7884. @item @code{-output} (@option{external}|@option{:}@var{port}|@var{filename}|@option{-}) -- specifies
  7885. the destination of the trace data:
  7886. @itemize @minus
  7887. @item @option{external} -- configure TPIU/SWO to let user capture trace
  7888. output externally, either with an additional UART or with a logic analyzer (default);
  7889. @item @option{-} -- configure TPIU/SWO and debug adapter to gather trace data
  7890. and forward it to @command{tcl_trace} command;
  7891. @item @option{:}@var{port} -- configure TPIU/SWO and debug adapter to gather
  7892. trace data, open a TCP server at port @var{port} and send the trace data to
  7893. each connected client;
  7894. @item @var{filename} -- configure TPIU/SWO and debug adapter to
  7895. gather trace data and append it to @var{filename}, which can be
  7896. either a regular file or a named pipe.
  7897. @end itemize
  7898. @item @code{-traceclk} @var{TRACECLKIN_freq} -- mandatory parameter.
  7899. Specifies the frequency in Hz of the trace clock. For the TPIU embedded in
  7900. Cortex-M3 or M4, this is usually the same frequency as HCLK. For protocol
  7901. @option{sync} this is twice the frequency of the pin data rate.
  7902. @item @code{-pin-freq} @var{trace_freq} -- specifies the expected data rate
  7903. in Hz of the SWO pin. Parameter used only on protocols @option{uart} and
  7904. @option{manchester}. Can be omitted to let the adapter driver select the
  7905. maximum supported rate automatically.
  7906. @item @code{-port-width} @var{port_width} -- sets to @var{port_width} the width
  7907. of the synchronous parallel port used for trace output. Parameter used only on
  7908. protocol @option{sync}. If not specified, default value is @var{1}.
  7909. @item @code{-formatter} (@option{0}|@option{1}) -- specifies if the formatter
  7910. should be enabled. Parameter used only on protocol @option{sync}. If not specified,
  7911. default value is @var{0}.
  7912. @end itemize
  7913. @end deffn
  7914. @deffn {Command} {$tpiu_name enable}
  7915. Uses the parameters specified by the previous @command{$tpiu_name configure}
  7916. to configure and enable the TPIU or the SWO.
  7917. If required, the adapter is also configured and enabled to receive the trace
  7918. data.
  7919. This command can be used before @command{init}, but it will take effect only
  7920. after the @command{init}.
  7921. @end deffn
  7922. @deffn {Command} {$tpiu_name disable}
  7923. Disable the TPIU or the SWO, terminating the receiving of the trace data.
  7924. @end deffn
  7925. Example usage:
  7926. @enumerate
  7927. @item STM32L152 board is programmed with an application that configures
  7928. PLL to provide core clock with 24MHz frequency; to use ITM output it's
  7929. enough to:
  7930. @example
  7931. #include <libopencm3/cm3/itm.h>
  7932. ...
  7933. ITM_STIM8(0) = c;
  7934. ...
  7935. @end example
  7936. (the most obvious way is to use the first stimulus port for printf,
  7937. for that this ITM_STIM8 assignment can be used inside _write(); to make it
  7938. blocking to avoid data loss, add @code{while (!(ITM_STIM8(0) &
  7939. ITM_STIM_FIFOREADY));});
  7940. @item An FT2232H UART is connected to the SWO pin of the board;
  7941. @item Commands to configure UART for 12MHz baud rate:
  7942. @example
  7943. $ setserial /dev/ttyUSB1 spd_cust divisor 5
  7944. $ stty -F /dev/ttyUSB1 38400
  7945. @end example
  7946. (FT2232H's base frequency is 60MHz, spd_cust allows to alias 38400
  7947. baud with our custom divisor to get 12MHz)
  7948. @item @code{itmdump -f /dev/ttyUSB1 -d1}
  7949. @item OpenOCD invocation line:
  7950. @example
  7951. openocd -f interface/stlink.cfg \
  7952. -c "transport select hla_swd" \
  7953. -f target/stm32l1.cfg \
  7954. -c "stm32l1.tpiu configure -protocol uart" \
  7955. -c "stm32l1.tpiu configure -traceclk 24000000 -pin-freq 12000000" \
  7956. -c "stm32l1.tpiu enable"
  7957. @end example
  7958. @end enumerate
  7959. @subsection ARMv7-M specific commands
  7960. @cindex tracing
  7961. @cindex SWO
  7962. @cindex SWV
  7963. @cindex ITM
  7964. @cindex ETM
  7965. @deffn {Command} {itm port} @var{port} (@option{0}|@option{1}|@option{on}|@option{off})
  7966. Enable or disable trace output for ITM stimulus @var{port} (counting
  7967. from 0). Port 0 is enabled on target creation automatically.
  7968. @end deffn
  7969. @deffn {Command} {itm ports} (@option{0}|@option{1}|@option{on}|@option{off})
  7970. Enable or disable trace output for all ITM stimulus ports.
  7971. @end deffn
  7972. @subsection Cortex-M specific commands
  7973. @cindex Cortex-M
  7974. @deffn {Command} {cortex_m maskisr} (@option{auto}|@option{on}|@option{off}|@option{steponly})
  7975. Control masking (disabling) interrupts during target step/resume.
  7976. The @option{auto} option handles interrupts during stepping in a way that they
  7977. get served but don't disturb the program flow. The step command first allows
  7978. pending interrupt handlers to execute, then disables interrupts and steps over
  7979. the next instruction where the core was halted. After the step interrupts
  7980. are enabled again. If the interrupt handlers don't complete within 500ms,
  7981. the step command leaves with the core running.
  7982. The @option{steponly} option disables interrupts during single-stepping but
  7983. enables them during normal execution. This can be used as a partial workaround
  7984. for 702596 erratum in Cortex-M7 r0p1. See "Cortex-M7 (AT610) and Cortex-M7 with
  7985. FPU (AT611) Software Developer Errata Notice" from ARM for further details.
  7986. Note that a free hardware (FPB) breakpoint is required for the @option{auto}
  7987. option. If no breakpoint is available at the time of the step, then the step
  7988. is taken with interrupts enabled, i.e. the same way the @option{off} option
  7989. does.
  7990. Default is @option{auto}.
  7991. @end deffn
  7992. @deffn {Command} {cortex_m vector_catch} [@option{all}|@option{none}|list]
  7993. @cindex vector_catch
  7994. Vector Catch hardware provides dedicated breakpoints
  7995. for certain hardware events.
  7996. Parameters request interception of
  7997. @option{all} of these hardware event vectors,
  7998. @option{none} of them,
  7999. or one or more of the following:
  8000. @option{hard_err} for a HardFault exception;
  8001. @option{mm_err} for a MemManage exception;
  8002. @option{bus_err} for a BusFault exception;
  8003. @option{irq_err},
  8004. @option{state_err},
  8005. @option{chk_err}, or
  8006. @option{nocp_err} for various UsageFault exceptions; or
  8007. @option{reset}.
  8008. If NVIC setup code does not enable them,
  8009. MemManage, BusFault, and UsageFault exceptions
  8010. are mapped to HardFault.
  8011. UsageFault checks for
  8012. divide-by-zero and unaligned access
  8013. must also be explicitly enabled.
  8014. This finishes by listing the current vector catch configuration.
  8015. @end deffn
  8016. @deffn {Command} {cortex_m reset_config} (@option{sysresetreq}|@option{vectreset})
  8017. Control reset handling if hardware srst is not fitted
  8018. @xref{reset_config,,reset_config}.
  8019. @itemize @minus
  8020. @item @option{sysresetreq} use AIRCR SYSRESETREQ to reset system.
  8021. @item @option{vectreset} use AIRCR VECTRESET to reset system (default).
  8022. @end itemize
  8023. Using @option{vectreset} is a safe option for Cortex-M3, M4 and M7 cores.
  8024. This however has the disadvantage of only resetting the core, all peripherals
  8025. are unaffected. A solution would be to use a @code{reset-init} event handler
  8026. to manually reset the peripherals.
  8027. @xref{targetevents,,Target Events}.
  8028. Cortex-M0, M0+ and M1 do not support @option{vectreset}, use @option{sysresetreq}
  8029. instead.
  8030. @end deffn
  8031. @subsection ARMv8-A specific commands
  8032. @cindex ARMv8-A
  8033. @cindex aarch64
  8034. @deffn {Command} {aarch64 cache_info}
  8035. Display information about target caches
  8036. @end deffn
  8037. @deffn {Command} {aarch64 dbginit}
  8038. This command enables debugging by clearing the OS Lock and sticky power-down and reset
  8039. indications. It also establishes the expected, basic cross-trigger configuration the aarch64
  8040. target code relies on. In a configuration file, the command would typically be called from a
  8041. @code{reset-end} or @code{reset-deassert-post} handler, to re-enable debugging after a system reset.
  8042. However, normally it is not necessary to use the command at all.
  8043. @end deffn
  8044. @deffn {Command} {aarch64 disassemble} address [count]
  8045. @cindex disassemble
  8046. Disassembles @var{count} instructions starting at @var{address}.
  8047. If @var{count} is not specified, a single instruction is disassembled.
  8048. @end deffn
  8049. @deffn {Command} {aarch64 smp} [on|off]
  8050. Display, enable or disable SMP handling mode. The state of SMP handling influences the way targets in an SMP group
  8051. are handled by the run control. With SMP handling enabled, issuing halt or resume to one core will trigger
  8052. halting or resuming of all cores in the group. The command @code{target smp} defines which targets are in the SMP
  8053. group. With SMP handling disabled, all targets need to be treated individually.
  8054. @end deffn
  8055. @deffn {Command} {aarch64 maskisr} [@option{on}|@option{off}]
  8056. Selects whether interrupts will be processed when single stepping. The default configuration is
  8057. @option{on}.
  8058. @end deffn
  8059. @deffn {Command} {$target_name catch_exc} [@option{off}|@option{sec_el1}|@option{sec_el3}|@option{nsec_el1}|@option{nsec_el2}]+
  8060. Cause @command{$target_name} to halt when an exception is taken. Any combination of
  8061. Secure (sec) EL1/EL3 or Non-Secure (nsec) EL1/EL2 is valid. The target
  8062. @command{$target_name} will halt before taking the exception. In order to resume
  8063. the target, the exception catch must be disabled again with @command{$target_name catch_exc off}.
  8064. Issuing the command without options prints the current configuration.
  8065. @end deffn
  8066. @section EnSilica eSi-RISC Architecture
  8067. eSi-RISC is a highly configurable microprocessor architecture for embedded systems
  8068. provided by EnSilica. (See: @url{http://www.ensilica.com/risc-ip/}.)
  8069. @subsection eSi-RISC Configuration
  8070. @deffn {Command} {esirisc cache_arch} (@option{harvard}|@option{von_neumann})
  8071. Configure the caching architecture. Targets with the @code{UNIFIED_ADDRESS_SPACE}
  8072. option disabled employ a Harvard architecture. By default, @option{von_neumann} is assumed.
  8073. @end deffn
  8074. @deffn {Command} {esirisc hwdc} (@option{all}|@option{none}|mask ...)
  8075. Configure hardware debug control. The HWDC register controls which exceptions return
  8076. control back to the debugger. Possible masks are @option{all}, @option{none},
  8077. @option{reset}, @option{interrupt}, @option{syscall}, @option{error}, and @option{debug}.
  8078. By default, @option{reset}, @option{error}, and @option{debug} are enabled.
  8079. @end deffn
  8080. @subsection eSi-RISC Operation
  8081. @deffn {Command} {esirisc flush_caches}
  8082. Flush instruction and data caches. This command requires that the target is halted
  8083. when the command is issued and configured with an instruction or data cache.
  8084. @end deffn
  8085. @subsection eSi-Trace Configuration
  8086. eSi-RISC targets may be configured with support for instruction tracing. Trace
  8087. data may be written to an in-memory buffer or FIFO. If a FIFO is configured, DMA
  8088. is typically employed to move trace data off-device using a high-speed
  8089. peripheral (eg. SPI). Collected trace data is encoded in one of three different
  8090. formats. At a minimum, @command{esirisc trace buffer} or @command{esirisc trace
  8091. fifo} must be issued along with @command{esirisc trace format} before trace data
  8092. can be collected.
  8093. OpenOCD provides rudimentary analysis of collected trace data. If more detail is
  8094. needed, collected trace data can be dumped to a file and processed by external
  8095. tooling.
  8096. @quotation Issues
  8097. OpenOCD is unable to process trace data sent to a FIFO. A potential workaround
  8098. for this issue is to configure DMA to copy trace data to an in-memory buffer,
  8099. which can then be passed to the @command{esirisc trace analyze} and
  8100. @command{esirisc trace dump} commands.
  8101. It is possible to corrupt trace data when using a FIFO if the peripheral
  8102. responsible for draining data from the FIFO is not fast enough. This can be
  8103. managed by enabling flow control, however this can impact timing-sensitive
  8104. software operation on the CPU.
  8105. @end quotation
  8106. @deffn {Command} {esirisc trace buffer} address size [@option{wrap}]
  8107. Configure trace buffer using the provided address and size. If the @option{wrap}
  8108. option is specified, trace collection will continue once the end of the buffer
  8109. is reached. By default, wrap is disabled.
  8110. @end deffn
  8111. @deffn {Command} {esirisc trace fifo} address
  8112. Configure trace FIFO using the provided address.
  8113. @end deffn
  8114. @deffn {Command} {esirisc trace flow_control} (@option{enable}|@option{disable})
  8115. Enable or disable stalling the CPU to collect trace data. By default, flow
  8116. control is disabled.
  8117. @end deffn
  8118. @deffn {Command} {esirisc trace format} (@option{full}|@option{branch}|@option{icache}) pc_bits
  8119. Configure trace format and number of PC bits to be captured. @option{pc_bits}
  8120. must be within 1 and 31 as the LSB is not collected. If external tooling is used
  8121. to analyze collected trace data, these values must match.
  8122. Supported trace formats:
  8123. @itemize
  8124. @item @option{full} capture full trace data, allowing execution history and
  8125. timing to be determined.
  8126. @item @option{branch} capture taken branch instructions and branch target
  8127. addresses.
  8128. @item @option{icache} capture instruction cache misses.
  8129. @end itemize
  8130. @end deffn
  8131. @deffn {Command} {esirisc trace trigger start} (@option{condition}) [start_data start_mask]
  8132. Configure trigger start condition using the provided start data and mask. A
  8133. brief description of each condition is provided below; for more detail on how
  8134. these values are used, see the eSi-RISC Architecture Manual.
  8135. Supported conditions:
  8136. @itemize
  8137. @item @option{none} manual tracing (see @command{esirisc trace start}).
  8138. @item @option{pc} start tracing if the PC matches start data and mask.
  8139. @item @option{load} start tracing if the effective address of a load
  8140. instruction matches start data and mask.
  8141. @item @option{store} start tracing if the effective address of a store
  8142. instruction matches start data and mask.
  8143. @item @option{exception} start tracing if the EID of an exception matches start
  8144. data and mask.
  8145. @item @option{eret} start tracing when an @code{ERET} instruction is executed.
  8146. @item @option{wait} start tracing when a @code{WAIT} instruction is executed.
  8147. @item @option{stop} start tracing when a @code{STOP} instruction is executed.
  8148. @item @option{high} start tracing when an external signal is a logical high.
  8149. @item @option{low} start tracing when an external signal is a logical low.
  8150. @end itemize
  8151. @end deffn
  8152. @deffn {Command} {esirisc trace trigger stop} (@option{condition}) [stop_data stop_mask]
  8153. Configure trigger stop condition using the provided stop data and mask. A brief
  8154. description of each condition is provided below; for more detail on how these
  8155. values are used, see the eSi-RISC Architecture Manual.
  8156. Supported conditions:
  8157. @itemize
  8158. @item @option{none} manual tracing (see @command{esirisc trace stop}).
  8159. @item @option{pc} stop tracing if the PC matches stop data and mask.
  8160. @item @option{load} stop tracing if the effective address of a load
  8161. instruction matches stop data and mask.
  8162. @item @option{store} stop tracing if the effective address of a store
  8163. instruction matches stop data and mask.
  8164. @item @option{exception} stop tracing if the EID of an exception matches stop
  8165. data and mask.
  8166. @item @option{eret} stop tracing when an @code{ERET} instruction is executed.
  8167. @item @option{wait} stop tracing when a @code{WAIT} instruction is executed.
  8168. @item @option{stop} stop tracing when a @code{STOP} instruction is executed.
  8169. @end itemize
  8170. @end deffn
  8171. @deffn {Command} {esirisc trace trigger delay} (@option{trigger}) [cycles]
  8172. Configure trigger start/stop delay in clock cycles.
  8173. Supported triggers:
  8174. @itemize
  8175. @item @option{none} no delay to start or stop collection.
  8176. @item @option{start} delay @option{cycles} after trigger to start collection.
  8177. @item @option{stop} delay @option{cycles} after trigger to stop collection.
  8178. @item @option{both} delay @option{cycles} after both triggers to start or stop
  8179. collection.
  8180. @end itemize
  8181. @end deffn
  8182. @subsection eSi-Trace Operation
  8183. @deffn {Command} {esirisc trace init}
  8184. Initialize trace collection. This command must be called any time the
  8185. configuration changes. If a trace buffer has been configured, the contents will
  8186. be overwritten when trace collection starts.
  8187. @end deffn
  8188. @deffn {Command} {esirisc trace info}
  8189. Display trace configuration.
  8190. @end deffn
  8191. @deffn {Command} {esirisc trace status}
  8192. Display trace collection status.
  8193. @end deffn
  8194. @deffn {Command} {esirisc trace start}
  8195. Start manual trace collection.
  8196. @end deffn
  8197. @deffn {Command} {esirisc trace stop}
  8198. Stop manual trace collection.
  8199. @end deffn
  8200. @deffn {Command} {esirisc trace analyze} [address size]
  8201. Analyze collected trace data. This command may only be used if a trace buffer
  8202. has been configured. If a trace FIFO has been configured, trace data must be
  8203. copied to an in-memory buffer identified by the @option{address} and
  8204. @option{size} options using DMA.
  8205. @end deffn
  8206. @deffn {Command} {esirisc trace dump} [address size] @file{filename}
  8207. Dump collected trace data to file. This command may only be used if a trace
  8208. buffer has been configured. If a trace FIFO has been configured, trace data must
  8209. be copied to an in-memory buffer identified by the @option{address} and
  8210. @option{size} options using DMA.
  8211. @end deffn
  8212. @section Intel Architecture
  8213. Intel Quark X10xx is the first product in the Quark family of SoCs. It is an IA-32
  8214. (Pentium x86 ISA) compatible SoC. The core CPU in the X10xx is codenamed Lakemont.
  8215. Lakemont version 1 (LMT1) is used in X10xx. The CPU TAP (Lakemont TAP) is used for
  8216. software debug and the CLTAP is used for SoC level operations.
  8217. Useful docs are here: https://communities.intel.com/community/makers/documentation
  8218. @itemize
  8219. @item Intel Quark SoC X1000 OpenOCD/GDB/Eclipse App Note (web search for doc num 330015)
  8220. @item Intel Quark SoC X1000 Debug Operations User Guide (web search for doc num 329866)
  8221. @item Intel Quark SoC X1000 Datasheet (web search for doc num 329676)
  8222. @end itemize
  8223. @subsection x86 32-bit specific commands
  8224. The three main address spaces for x86 are memory, I/O and configuration space.
  8225. These commands allow a user to read and write to the 64Kbyte I/O address space.
  8226. @deffn {Command} {x86_32 idw} address
  8227. Display the contents of a 32-bit I/O port from address range 0x0000 - 0xffff.
  8228. @end deffn
  8229. @deffn {Command} {x86_32 idh} address
  8230. Display the contents of a 16-bit I/O port from address range 0x0000 - 0xffff.
  8231. @end deffn
  8232. @deffn {Command} {x86_32 idb} address
  8233. Display the contents of a 8-bit I/O port from address range 0x0000 - 0xffff.
  8234. @end deffn
  8235. @deffn {Command} {x86_32 iww} address
  8236. Write the contents of a 32-bit I/O port to address range 0x0000 - 0xffff.
  8237. @end deffn
  8238. @deffn {Command} {x86_32 iwh} address
  8239. Write the contents of a 16-bit I/O port to address range 0x0000 - 0xffff.
  8240. @end deffn
  8241. @deffn {Command} {x86_32 iwb} address
  8242. Write the contents of a 8-bit I/O port to address range 0x0000 - 0xffff.
  8243. @end deffn
  8244. @section OpenRISC Architecture
  8245. The OpenRISC CPU is a soft core. It is used in a programmable SoC which can be
  8246. configured with any of the TAP / Debug Unit available.
  8247. @subsection TAP and Debug Unit selection commands
  8248. @deffn {Command} {tap_select} (@option{vjtag}|@option{mohor}|@option{xilinx_bscan})
  8249. Select between the Altera Virtual JTAG , Xilinx Virtual JTAG and Mohor TAP.
  8250. @end deffn
  8251. @deffn {Command} {du_select} (@option{adv}|@option{mohor}) [option]
  8252. Select between the Advanced Debug Interface and the classic one.
  8253. An option can be passed as a second argument to the debug unit.
  8254. When using the Advanced Debug Interface, option = 1 means the RTL core is
  8255. configured with ADBG_USE_HISPEED = 1. This configuration skips status checking
  8256. between bytes while doing read or write bursts.
  8257. @end deffn
  8258. @subsection Registers commands
  8259. @deffn {Command} {addreg} [name] [address] [feature] [reg_group]
  8260. Add a new register in the cpu register list. This register will be
  8261. included in the generated target descriptor file.
  8262. @strong{[feature]} must be "org.gnu.gdb.or1k.group[0..10]".
  8263. @strong{[reg_group]} can be anything. The default register list defines "system",
  8264. "dmmu", "immu", "dcache", "icache", "mac", "debug", "perf", "power", "pic"
  8265. and "timer" groups.
  8266. @emph{example:}
  8267. @example
  8268. addreg rtest 0x1234 org.gnu.gdb.or1k.group0 system
  8269. @end example
  8270. @end deffn
  8271. @deffn {Command} {readgroup} (@option{group})
  8272. Display all registers in @emph{group}.
  8273. @emph{group} can be "system",
  8274. "dmmu", "immu", "dcache", "icache", "mac", "debug", "perf", "power", "pic",
  8275. "timer" or any new group created with addreg command.
  8276. @end deffn
  8277. @section RISC-V Architecture
  8278. @uref{http://riscv.org/, RISC-V} is a free and open ISA. OpenOCD supports JTAG
  8279. debug of RV32 and RV64 cores in heterogeneous multicore systems of up to 32
  8280. harts. (It's possible to increase this limit to 1024 by changing
  8281. RISCV_MAX_HARTS in riscv.h.) OpenOCD primarily supports 0.13 of the RISC-V
  8282. Debug Specification, but there is also support for legacy targets that
  8283. implement version 0.11.
  8284. @subsection RISC-V Terminology
  8285. A @emph{hart} is a hardware thread. A hart may share resources (eg. FPU) with
  8286. another hart, or may be a separate core. RISC-V treats those the same, and
  8287. OpenOCD exposes each hart as a separate core.
  8288. @subsection RISC-V Debug Configuration Commands
  8289. @deffn {Command} {riscv expose_csrs} n0[-m0][,n1[-m1]]...
  8290. Configure a list of inclusive ranges for CSRs to expose in addition to the
  8291. standard ones. This must be executed before `init`.
  8292. By default OpenOCD attempts to expose only CSRs that are mentioned in a spec,
  8293. and then only if the corresponding extension appears to be implemented. This
  8294. command can be used if OpenOCD gets this wrong, or a target implements custom
  8295. CSRs.
  8296. @end deffn
  8297. @deffn {Command} {riscv expose_custom} n0[-m0][,n1[-m1]]...
  8298. The RISC-V Debug Specification allows targets to expose custom registers
  8299. through abstract commands. (See Section 3.5.1.1 in that document.) This command
  8300. configures a list of inclusive ranges of those registers to expose. Number 0
  8301. indicates the first custom register, whose abstract command number is 0xc000.
  8302. This command must be executed before `init`.
  8303. @end deffn
  8304. @deffn {Command} {riscv set_command_timeout_sec} [seconds]
  8305. Set the wall-clock timeout (in seconds) for individual commands. The default
  8306. should work fine for all but the slowest targets (eg. simulators).
  8307. @end deffn
  8308. @deffn {Command} {riscv set_reset_timeout_sec} [seconds]
  8309. Set the maximum time to wait for a hart to come out of reset after reset is
  8310. deasserted.
  8311. @end deffn
  8312. @deffn {Command} {riscv set_scratch_ram} none|[address]
  8313. Set the address of 16 bytes of scratch RAM the debugger can use, or 'none'.
  8314. This is used to access 64-bit floating point registers on 32-bit targets.
  8315. @end deffn
  8316. @deffn {Command} {riscv set_prefer_sba} on|off
  8317. When on, prefer to use System Bus Access to access memory. When off (default),
  8318. prefer to use the Program Buffer to access memory.
  8319. @end deffn
  8320. @deffn {Command} {riscv set_enable_virtual} on|off
  8321. When on, memory accesses are performed on physical or virtual memory depending
  8322. on the current system configuration. When off (default), all memory accessses are performed
  8323. on physical memory.
  8324. @end deffn
  8325. @deffn {Command} {riscv set_enable_virt2phys} on|off
  8326. When on (default), memory accesses are performed on physical or virtual memory
  8327. depending on the current satp configuration. When off, all memory accessses are
  8328. performed on physical memory.
  8329. @end deffn
  8330. @deffn {Command} {riscv resume_order} normal|reversed
  8331. Some software assumes all harts are executing nearly continuously. Such
  8332. software may be sensitive to the order that harts are resumed in. On harts
  8333. that don't support hasel, this option allows the user to choose the order the
  8334. harts are resumed in. If you are using this option, it's probably masking a
  8335. race condition problem in your code.
  8336. Normal order is from lowest hart index to highest. This is the default
  8337. behavior. Reversed order is from highest hart index to lowest.
  8338. @end deffn
  8339. @deffn {Command} {riscv set_ir} (@option{idcode}|@option{dtmcs}|@option{dmi}) [value]
  8340. Set the IR value for the specified JTAG register. This is useful, for
  8341. example, when using the existing JTAG interface on a Xilinx FPGA by
  8342. way of BSCANE2 primitives that only permit a limited selection of IR
  8343. values.
  8344. When utilizing version 0.11 of the RISC-V Debug Specification,
  8345. @option{dtmcs} and @option{dmi} set the IR values for the DTMCONTROL
  8346. and DBUS registers, respectively.
  8347. @end deffn
  8348. @deffn {Command} {riscv use_bscan_tunnel} value
  8349. Enable or disable use of a BSCAN tunnel to reach DM. Supply the width of
  8350. the DM transport TAP's instruction register to enable. Supply a value of 0 to disable.
  8351. @end deffn
  8352. @deffn {Command} {riscv set_ebreakm} on|off
  8353. Control dcsr.ebreakm. When on (default), M-mode ebreak instructions trap to
  8354. OpenOCD. When off, they generate a breakpoint exception handled internally.
  8355. @end deffn
  8356. @deffn {Command} {riscv set_ebreaks} on|off
  8357. Control dcsr.ebreaks. When on (default), S-mode ebreak instructions trap to
  8358. OpenOCD. When off, they generate a breakpoint exception handled internally.
  8359. @end deffn
  8360. @deffn {Command} {riscv set_ebreaku} on|off
  8361. Control dcsr.ebreaku. When on (default), U-mode ebreak instructions trap to
  8362. OpenOCD. When off, they generate a breakpoint exception handled internally.
  8363. @end deffn
  8364. @subsection RISC-V Authentication Commands
  8365. The following commands can be used to authenticate to a RISC-V system. Eg. a
  8366. trivial challenge-response protocol could be implemented as follows in a
  8367. configuration file, immediately following @command{init}:
  8368. @example
  8369. set challenge [riscv authdata_read]
  8370. riscv authdata_write [expr $challenge + 1]
  8371. @end example
  8372. @deffn {Command} {riscv authdata_read}
  8373. Return the 32-bit value read from authdata.
  8374. @end deffn
  8375. @deffn {Command} {riscv authdata_write} value
  8376. Write the 32-bit value to authdata.
  8377. @end deffn
  8378. @subsection RISC-V DMI Commands
  8379. The following commands allow direct access to the Debug Module Interface, which
  8380. can be used to interact with custom debug features.
  8381. @deffn {Command} {riscv dmi_read} address
  8382. Perform a 32-bit DMI read at address, returning the value.
  8383. @end deffn
  8384. @deffn {Command} {riscv dmi_write} address value
  8385. Perform a 32-bit DMI write of value at address.
  8386. @end deffn
  8387. @section ARC Architecture
  8388. @cindex ARC
  8389. Synopsys DesignWare ARC Processors are a family of 32-bit CPUs that SoC
  8390. designers can optimize for a wide range of uses, from deeply embedded to
  8391. high-performance host applications in a variety of market segments. See more
  8392. at: @url{http://www.synopsys.com/IP/ProcessorIP/ARCProcessors/Pages/default.aspx}.
  8393. OpenOCD currently supports ARC EM processors.
  8394. There is a set ARC-specific OpenOCD commands that allow low-level
  8395. access to the core and provide necessary support for ARC extensibility and
  8396. configurability capabilities. ARC processors has much more configuration
  8397. capabilities than most of the other processors and in addition there is an
  8398. extension interface that allows SoC designers to add custom registers and
  8399. instructions. For the OpenOCD that mostly means that set of core and AUX
  8400. registers in target will vary and is not fixed for a particular processor
  8401. model. To enable extensibility several TCL commands are provided that allow to
  8402. describe those optional registers in OpenOCD configuration files. Moreover
  8403. those commands allow for a dynamic target features discovery.
  8404. @subsection General ARC commands
  8405. @deffn {Config Command} {arc add-reg} configparams
  8406. Add a new register to processor target. By default newly created register is
  8407. marked as not existing. @var{configparams} must have following required
  8408. arguments:
  8409. @itemize @bullet
  8410. @item @code{-name} name
  8411. @*Name of a register.
  8412. @item @code{-num} number
  8413. @*Architectural register number: core register number or AUX register number.
  8414. @item @code{-feature} XML_feature
  8415. @*Name of GDB XML target description feature.
  8416. @end itemize
  8417. @var{configparams} may have following optional arguments:
  8418. @itemize @bullet
  8419. @item @code{-gdbnum} number
  8420. @*GDB register number. It is recommended to not assign GDB register number
  8421. manually, because there would be a risk that two register will have same
  8422. number. When register GDB number is not set with this option, then register
  8423. will get a previous register number + 1. This option is required only for those
  8424. registers that must be at particular address expected by GDB.
  8425. @item @code{-core}
  8426. @*This option specifies that register is a core registers. If not - this is an
  8427. AUX register. AUX registers and core registers reside in different address
  8428. spaces.
  8429. @item @code{-bcr}
  8430. @*This options specifies that register is a BCR register. BCR means Build
  8431. Configuration Registers - this is a special type of AUX registers that are read
  8432. only and non-volatile, that is - they never change their value. Therefore OpenOCD
  8433. never invalidates values of those registers in internal caches. Because BCR is a
  8434. type of AUX registers, this option cannot be used with @code{-core}.
  8435. @item @code{-type} type_name
  8436. @*Name of type of this register. This can be either one of the basic GDB types,
  8437. or a custom types described with @command{arc add-reg-type-[flags|struct]}.
  8438. @item @code{-g}
  8439. @* If specified then this is a "general" register. General registers are always
  8440. read by OpenOCD on context save (when core has just been halted) and is always
  8441. transferred to GDB client in a response to g-packet. Contrary to this,
  8442. non-general registers are read and sent to GDB client on-demand. In general it
  8443. is not recommended to apply this option to custom registers.
  8444. @end itemize
  8445. @end deffn
  8446. @deffn {Config Command} {arc add-reg-type-flags} -name name flags...
  8447. Adds new register type of ``flags'' class. ``Flags'' types can contain only
  8448. one-bit fields. Each flag definition looks like @code{-flag name bit-position}.
  8449. @end deffn
  8450. @anchor{add-reg-type-struct}
  8451. @deffn {Config Command} {arc add-reg-type-struct} -name name structs...
  8452. Adds new register type of ``struct'' class. ``Struct'' types can contain either
  8453. bit-fields or fields of other types, however at the moment only bit fields are
  8454. supported. Structure bit field definition looks like @code{-bitfield name
  8455. startbit endbit}.
  8456. @end deffn
  8457. @deffn {Command} {arc get-reg-field} reg-name field-name
  8458. Returns value of bit-field in a register. Register must be ``struct'' register
  8459. type, @xref{add-reg-type-struct}. command definition.
  8460. @end deffn
  8461. @deffn {Command} {arc set-reg-exists} reg-names...
  8462. Specify that some register exists. Any amount of names can be passed
  8463. as an argument for a single command invocation.
  8464. @end deffn
  8465. @subsection ARC JTAG commands
  8466. @deffn {Command} {arc jtag set-aux-reg} regnum value
  8467. This command writes value to AUX register via its number. This command access
  8468. register in target directly via JTAG, bypassing any OpenOCD internal caches,
  8469. therefore it is unsafe to use if that register can be operated by other means.
  8470. @end deffn
  8471. @deffn {Command} {arc jtag set-core-reg} regnum value
  8472. This command is similar to @command{arc jtag set-aux-reg} but is for core
  8473. registers.
  8474. @end deffn
  8475. @deffn {Command} {arc jtag get-aux-reg} regnum
  8476. This command returns the value storded in AUX register via its number. This commands access
  8477. register in target directly via JTAG, bypassing any OpenOCD internal caches,
  8478. therefore it is unsafe to use if that register can be operated by other means.
  8479. @end deffn
  8480. @deffn {Command} {arc jtag get-core-reg} regnum
  8481. This command is similar to @command{arc jtag get-aux-reg} but is for core
  8482. registers.
  8483. @end deffn
  8484. @section STM8 Architecture
  8485. @uref{http://st.com/stm8/, STM8} is a 8-bit microcontroller platform from
  8486. STMicroelectronics, based on a proprietary 8-bit core architecture.
  8487. OpenOCD supports debugging STM8 through the STMicroelectronics debug
  8488. protocol SWIM, @pxref{swimtransport,,SWIM}.
  8489. @anchor{softwaredebugmessagesandtracing}
  8490. @section Software Debug Messages and Tracing
  8491. @cindex Linux-ARM DCC support
  8492. @cindex tracing
  8493. @cindex libdcc
  8494. @cindex DCC
  8495. OpenOCD can process certain requests from target software, when
  8496. the target uses appropriate libraries.
  8497. The most powerful mechanism is semihosting, but there is also
  8498. a lighter weight mechanism using only the DCC channel.
  8499. Currently @command{target_request debugmsgs}
  8500. is supported only for @option{arm7_9} and @option{cortex_m} cores.
  8501. These messages are received as part of target polling, so
  8502. you need to have @command{poll on} active to receive them.
  8503. They are intrusive in that they will affect program execution
  8504. times. If that is a problem, @pxref{armhardwaretracing,,ARM Hardware Tracing}.
  8505. See @file{libdcc} in the contrib dir for more details.
  8506. In addition to sending strings, characters, and
  8507. arrays of various size integers from the target,
  8508. @file{libdcc} also exports a software trace point mechanism.
  8509. The target being debugged may
  8510. issue trace messages which include a 24-bit @dfn{trace point} number.
  8511. Trace point support includes two distinct mechanisms,
  8512. each supported by a command:
  8513. @itemize
  8514. @item @emph{History} ... A circular buffer of trace points
  8515. can be set up, and then displayed at any time.
  8516. This tracks where code has been, which can be invaluable in
  8517. finding out how some fault was triggered.
  8518. The buffer may overflow, since it collects records continuously.
  8519. It may be useful to use some of the 24 bits to represent a
  8520. particular event, and other bits to hold data.
  8521. @item @emph{Counting} ... An array of counters can be set up,
  8522. and then displayed at any time.
  8523. This can help establish code coverage and identify hot spots.
  8524. The array of counters is directly indexed by the trace point
  8525. number, so trace points with higher numbers are not counted.
  8526. @end itemize
  8527. Linux-ARM kernels have a ``Kernel low-level debugging
  8528. via EmbeddedICE DCC channel'' option (CONFIG_DEBUG_ICEDCC,
  8529. depends on CONFIG_DEBUG_LL) which uses this mechanism to
  8530. deliver messages before a serial console can be activated.
  8531. This is not the same format used by @file{libdcc}.
  8532. Other software, such as the U-Boot boot loader, sometimes
  8533. does the same thing.
  8534. @deffn {Command} {target_request debugmsgs} [@option{enable}|@option{disable}|@option{charmsg}]
  8535. Displays current handling of target DCC message requests.
  8536. These messages may be sent to the debugger while the target is running.
  8537. The optional @option{enable} and @option{charmsg} parameters
  8538. both enable the messages, while @option{disable} disables them.
  8539. With @option{charmsg} the DCC words each contain one character,
  8540. as used by Linux with CONFIG_DEBUG_ICEDCC;
  8541. otherwise the libdcc format is used.
  8542. @end deffn
  8543. @deffn {Command} {trace history} [@option{clear}|count]
  8544. With no parameter, displays all the trace points that have triggered
  8545. in the order they triggered.
  8546. With the parameter @option{clear}, erases all current trace history records.
  8547. With a @var{count} parameter, allocates space for that many
  8548. history records.
  8549. @end deffn
  8550. @deffn {Command} {trace point} [@option{clear}|identifier]
  8551. With no parameter, displays all trace point identifiers and how many times
  8552. they have been triggered.
  8553. With the parameter @option{clear}, erases all current trace point counters.
  8554. With a numeric @var{identifier} parameter, creates a new a trace point counter
  8555. and associates it with that identifier.
  8556. @emph{Important:} The identifier and the trace point number
  8557. are not related except by this command.
  8558. These trace point numbers always start at zero (from server startup,
  8559. or after @command{trace point clear}) and count up from there.
  8560. @end deffn
  8561. @node JTAG Commands
  8562. @chapter JTAG Commands
  8563. @cindex JTAG Commands
  8564. Most general purpose JTAG commands have been presented earlier.
  8565. (@xref{jtagspeed,,JTAG Speed}, @ref{Reset Configuration}, and @ref{TAP Declaration}.)
  8566. Lower level JTAG commands, as presented here,
  8567. may be needed to work with targets which require special
  8568. attention during operations such as reset or initialization.
  8569. To use these commands you will need to understand some
  8570. of the basics of JTAG, including:
  8571. @itemize @bullet
  8572. @item A JTAG scan chain consists of a sequence of individual TAP
  8573. devices such as a CPUs.
  8574. @item Control operations involve moving each TAP through the same
  8575. standard state machine (in parallel)
  8576. using their shared TMS and clock signals.
  8577. @item Data transfer involves shifting data through the chain of
  8578. instruction or data registers of each TAP, writing new register values
  8579. while the reading previous ones.
  8580. @item Data register sizes are a function of the instruction active in
  8581. a given TAP, while instruction register sizes are fixed for each TAP.
  8582. All TAPs support a BYPASS instruction with a single bit data register.
  8583. @item The way OpenOCD differentiates between TAP devices is by
  8584. shifting different instructions into (and out of) their instruction
  8585. registers.
  8586. @end itemize
  8587. @section Low Level JTAG Commands
  8588. These commands are used by developers who need to access
  8589. JTAG instruction or data registers, possibly controlling
  8590. the order of TAP state transitions.
  8591. If you're not debugging OpenOCD internals, or bringing up a
  8592. new JTAG adapter or a new type of TAP device (like a CPU or
  8593. JTAG router), you probably won't need to use these commands.
  8594. In a debug session that doesn't use JTAG for its transport protocol,
  8595. these commands are not available.
  8596. @deffn {Command} {drscan} tap [numbits value]+ [@option{-endstate} tap_state]
  8597. Loads the data register of @var{tap} with a series of bit fields
  8598. that specify the entire register.
  8599. Each field is @var{numbits} bits long with
  8600. a numeric @var{value} (hexadecimal encouraged).
  8601. The return value holds the original value of each
  8602. of those fields.
  8603. For example, a 38 bit number might be specified as one
  8604. field of 32 bits then one of 6 bits.
  8605. @emph{For portability, never pass fields which are more
  8606. than 32 bits long. Many OpenOCD implementations do not
  8607. support 64-bit (or larger) integer values.}
  8608. All TAPs other than @var{tap} must be in BYPASS mode.
  8609. The single bit in their data registers does not matter.
  8610. When @var{tap_state} is specified, the JTAG state machine is left
  8611. in that state.
  8612. For example @sc{drpause} might be specified, so that more
  8613. instructions can be issued before re-entering the @sc{run/idle} state.
  8614. If the end state is not specified, the @sc{run/idle} state is entered.
  8615. @quotation Warning
  8616. OpenOCD does not record information about data register lengths,
  8617. so @emph{it is important that you get the bit field lengths right}.
  8618. Remember that different JTAG instructions refer to different
  8619. data registers, which may have different lengths.
  8620. Moreover, those lengths may not be fixed;
  8621. the SCAN_N instruction can change the length of
  8622. the register accessed by the INTEST instruction
  8623. (by connecting a different scan chain).
  8624. @end quotation
  8625. @end deffn
  8626. @deffn {Command} {flush_count}
  8627. Returns the number of times the JTAG queue has been flushed.
  8628. This may be used for performance tuning.
  8629. For example, flushing a queue over USB involves a
  8630. minimum latency, often several milliseconds, which does
  8631. not change with the amount of data which is written.
  8632. You may be able to identify performance problems by finding
  8633. tasks which waste bandwidth by flushing small transfers too often,
  8634. instead of batching them into larger operations.
  8635. @end deffn
  8636. @deffn {Command} {irscan} [tap instruction]+ [@option{-endstate} tap_state]
  8637. For each @var{tap} listed, loads the instruction register
  8638. with its associated numeric @var{instruction}.
  8639. (The number of bits in that instruction may be displayed
  8640. using the @command{scan_chain} command.)
  8641. For other TAPs, a BYPASS instruction is loaded.
  8642. When @var{tap_state} is specified, the JTAG state machine is left
  8643. in that state.
  8644. For example @sc{irpause} might be specified, so the data register
  8645. can be loaded before re-entering the @sc{run/idle} state.
  8646. If the end state is not specified, the @sc{run/idle} state is entered.
  8647. @quotation Note
  8648. OpenOCD currently supports only a single field for instruction
  8649. register values, unlike data register values.
  8650. For TAPs where the instruction register length is more than 32 bits,
  8651. portable scripts currently must issue only BYPASS instructions.
  8652. @end quotation
  8653. @end deffn
  8654. @deffn {Command} {pathmove} start_state [next_state ...]
  8655. Start by moving to @var{start_state}, which
  8656. must be one of the @emph{stable} states.
  8657. Unless it is the only state given, this will often be the
  8658. current state, so that no TCK transitions are needed.
  8659. Then, in a series of single state transitions
  8660. (conforming to the JTAG state machine) shift to
  8661. each @var{next_state} in sequence, one per TCK cycle.
  8662. The final state must also be stable.
  8663. @end deffn
  8664. @deffn {Command} {runtest} @var{num_cycles}
  8665. Move to the @sc{run/idle} state, and execute at least
  8666. @var{num_cycles} of the JTAG clock (TCK).
  8667. Instructions often need some time
  8668. to execute before they take effect.
  8669. @end deffn
  8670. @c tms_sequence (short|long)
  8671. @c ... temporary, debug-only, other than USBprog bug workaround...
  8672. @deffn {Command} {verify_ircapture} (@option{enable}|@option{disable})
  8673. Verify values captured during @sc{ircapture} and returned
  8674. during IR scans. Default is enabled, but this can be
  8675. overridden by @command{verify_jtag}.
  8676. This flag is ignored when validating JTAG chain configuration.
  8677. @end deffn
  8678. @deffn {Command} {verify_jtag} (@option{enable}|@option{disable})
  8679. Enables verification of DR and IR scans, to help detect
  8680. programming errors. For IR scans, @command{verify_ircapture}
  8681. must also be enabled.
  8682. Default is enabled.
  8683. @end deffn
  8684. @section TAP state names
  8685. @cindex TAP state names
  8686. The @var{tap_state} names used by OpenOCD in the @command{drscan},
  8687. @command{irscan}, and @command{pathmove} commands are the same
  8688. as those used in SVF boundary scan documents, except that
  8689. SVF uses @sc{idle} instead of @sc{run/idle}.
  8690. @itemize @bullet
  8691. @item @b{RESET} ... @emph{stable} (with TMS high);
  8692. acts as if TRST were pulsed
  8693. @item @b{RUN/IDLE} ... @emph{stable}; don't assume this always means IDLE
  8694. @item @b{DRSELECT}
  8695. @item @b{DRCAPTURE}
  8696. @item @b{DRSHIFT} ... @emph{stable}; TDI/TDO shifting
  8697. through the data register
  8698. @item @b{DREXIT1}
  8699. @item @b{DRPAUSE} ... @emph{stable}; data register ready
  8700. for update or more shifting
  8701. @item @b{DREXIT2}
  8702. @item @b{DRUPDATE}
  8703. @item @b{IRSELECT}
  8704. @item @b{IRCAPTURE}
  8705. @item @b{IRSHIFT} ... @emph{stable}; TDI/TDO shifting
  8706. through the instruction register
  8707. @item @b{IREXIT1}
  8708. @item @b{IRPAUSE} ... @emph{stable}; instruction register ready
  8709. for update or more shifting
  8710. @item @b{IREXIT2}
  8711. @item @b{IRUPDATE}
  8712. @end itemize
  8713. Note that only six of those states are fully ``stable'' in the
  8714. face of TMS fixed (low except for @sc{reset})
  8715. and a free-running JTAG clock. For all the
  8716. others, the next TCK transition changes to a new state.
  8717. @itemize @bullet
  8718. @item From @sc{drshift} and @sc{irshift}, clock transitions will
  8719. produce side effects by changing register contents. The values
  8720. to be latched in upcoming @sc{drupdate} or @sc{irupdate} states
  8721. may not be as expected.
  8722. @item @sc{run/idle}, @sc{drpause}, and @sc{irpause} are reasonable
  8723. choices after @command{drscan} or @command{irscan} commands,
  8724. since they are free of JTAG side effects.
  8725. @item @sc{run/idle} may have side effects that appear at non-JTAG
  8726. levels, such as advancing the ARM9E-S instruction pipeline.
  8727. Consult the documentation for the TAP(s) you are working with.
  8728. @end itemize
  8729. @node Boundary Scan Commands
  8730. @chapter Boundary Scan Commands
  8731. One of the original purposes of JTAG was to support
  8732. boundary scan based hardware testing.
  8733. Although its primary focus is to support On-Chip Debugging,
  8734. OpenOCD also includes some boundary scan commands.
  8735. @section SVF: Serial Vector Format
  8736. @cindex Serial Vector Format
  8737. @cindex SVF
  8738. The Serial Vector Format, better known as @dfn{SVF}, is a
  8739. way to represent JTAG test patterns in text files.
  8740. In a debug session using JTAG for its transport protocol,
  8741. OpenOCD supports running such test files.
  8742. @deffn {Command} {svf} @file{filename} [@option{-tap @var{tapname}}] [@option{[-]quiet}] @
  8743. [@option{[-]nil}] [@option{[-]progress}] [@option{[-]ignore_error}]
  8744. This issues a JTAG reset (Test-Logic-Reset) and then
  8745. runs the SVF script from @file{filename}.
  8746. Arguments can be specified in any order; the optional dash doesn't
  8747. affect their semantics.
  8748. Command options:
  8749. @itemize @minus
  8750. @item @option{-tap @var{tapname}} ignore IR and DR headers and footers
  8751. specified by the SVF file with HIR, TIR, HDR and TDR commands;
  8752. instead, calculate them automatically according to the current JTAG
  8753. chain configuration, targeting @var{tapname};
  8754. @item @option{[-]quiet} do not log every command before execution;
  8755. @item @option{[-]nil} ``dry run'', i.e., do not perform any operations
  8756. on the real interface;
  8757. @item @option{[-]progress} enable progress indication;
  8758. @item @option{[-]ignore_error} continue execution despite TDO check
  8759. errors.
  8760. @end itemize
  8761. @end deffn
  8762. @section XSVF: Xilinx Serial Vector Format
  8763. @cindex Xilinx Serial Vector Format
  8764. @cindex XSVF
  8765. The Xilinx Serial Vector Format, better known as @dfn{XSVF}, is a
  8766. binary representation of SVF which is optimized for use with
  8767. Xilinx devices.
  8768. In a debug session using JTAG for its transport protocol,
  8769. OpenOCD supports running such test files.
  8770. @quotation Important
  8771. Not all XSVF commands are supported.
  8772. @end quotation
  8773. @deffn {Command} {xsvf} (tapname|@option{plain}) filename [@option{virt2}] [@option{quiet}]
  8774. This issues a JTAG reset (Test-Logic-Reset) and then
  8775. runs the XSVF script from @file{filename}.
  8776. When a @var{tapname} is specified, the commands are directed at
  8777. that TAP.
  8778. When @option{virt2} is specified, the @sc{xruntest} command counts
  8779. are interpreted as TCK cycles instead of microseconds.
  8780. Unless the @option{quiet} option is specified,
  8781. messages are logged for comments and some retries.
  8782. @end deffn
  8783. The OpenOCD sources also include two utility scripts
  8784. for working with XSVF; they are not currently installed
  8785. after building the software.
  8786. You may find them useful:
  8787. @itemize
  8788. @item @emph{svf2xsvf} ... converts SVF files into the extended XSVF
  8789. syntax understood by the @command{xsvf} command; see notes below.
  8790. @item @emph{xsvfdump} ... converts XSVF files into a text output format;
  8791. understands the OpenOCD extensions.
  8792. @end itemize
  8793. The input format accepts a handful of non-standard extensions.
  8794. These include three opcodes corresponding to SVF extensions
  8795. from Lattice Semiconductor (LCOUNT, LDELAY, LDSR), and
  8796. two opcodes supporting a more accurate translation of SVF
  8797. (XTRST, XWAITSTATE).
  8798. If @emph{xsvfdump} shows a file is using those opcodes, it
  8799. probably will not be usable with other XSVF tools.
  8800. @node Utility Commands
  8801. @chapter Utility Commands
  8802. @cindex Utility Commands
  8803. @section RAM testing
  8804. @cindex RAM testing
  8805. There is often a need to stress-test random access memory (RAM) for
  8806. errors. OpenOCD comes with a Tcl implementation of well-known memory
  8807. testing procedures allowing the detection of all sorts of issues with
  8808. electrical wiring, defective chips, PCB layout and other common
  8809. hardware problems.
  8810. To use them, you usually need to initialise your RAM controller first;
  8811. consult your SoC's documentation to get the recommended list of
  8812. register operations and translate them to the corresponding
  8813. @command{mww}/@command{mwb} commands.
  8814. Load the memory testing functions with
  8815. @example
  8816. source [find tools/memtest.tcl]
  8817. @end example
  8818. to get access to the following facilities:
  8819. @deffn {Command} {memTestDataBus} address
  8820. Test the data bus wiring in a memory region by performing a walking
  8821. 1's test at a fixed address within that region.
  8822. @end deffn
  8823. @deffn {Command} {memTestAddressBus} baseaddress size
  8824. Perform a walking 1's test on the relevant bits of the address and
  8825. check for aliasing. This test will find single-bit address failures
  8826. such as stuck-high, stuck-low, and shorted pins.
  8827. @end deffn
  8828. @deffn {Command} {memTestDevice} baseaddress size
  8829. Test the integrity of a physical memory device by performing an
  8830. increment/decrement test over the entire region. In the process every
  8831. storage bit in the device is tested as zero and as one.
  8832. @end deffn
  8833. @deffn {Command} {runAllMemTests} baseaddress size
  8834. Run all of the above tests over a specified memory region.
  8835. @end deffn
  8836. @section Firmware recovery helpers
  8837. @cindex Firmware recovery
  8838. OpenOCD includes an easy-to-use script to facilitate mass-market
  8839. devices recovery with JTAG.
  8840. For quickstart instructions run:
  8841. @example
  8842. openocd -f tools/firmware-recovery.tcl -c firmware_help
  8843. @end example
  8844. @node GDB and OpenOCD
  8845. @chapter GDB and OpenOCD
  8846. @cindex GDB
  8847. OpenOCD complies with the remote gdbserver protocol and, as such, can be used
  8848. to debug remote targets.
  8849. Setting up GDB to work with OpenOCD can involve several components:
  8850. @itemize
  8851. @item The OpenOCD server support for GDB may need to be configured.
  8852. @xref{gdbconfiguration,,GDB Configuration}.
  8853. @item GDB's support for OpenOCD may need configuration,
  8854. as shown in this chapter.
  8855. @item If you have a GUI environment like Eclipse,
  8856. that also will probably need to be configured.
  8857. @end itemize
  8858. Of course, the version of GDB you use will need to be one which has
  8859. been built to know about the target CPU you're using. It's probably
  8860. part of the tool chain you're using. For example, if you are doing
  8861. cross-development for ARM on an x86 PC, instead of using the native
  8862. x86 @command{gdb} command you might use @command{arm-none-eabi-gdb}
  8863. if that's the tool chain used to compile your code.
  8864. @section Connecting to GDB
  8865. @cindex Connecting to GDB
  8866. Use GDB 6.7 or newer with OpenOCD if you run into trouble. For
  8867. instance GDB 6.3 has a known bug that produces bogus memory access
  8868. errors, which has since been fixed; see
  8869. @url{http://osdir.com/ml/gdb.bugs.discuss/2004-12/msg00018.html}
  8870. OpenOCD can communicate with GDB in two ways:
  8871. @enumerate
  8872. @item
  8873. A socket (TCP/IP) connection is typically started as follows:
  8874. @example
  8875. target extended-remote localhost:3333
  8876. @end example
  8877. This would cause GDB to connect to the gdbserver on the local pc using port 3333.
  8878. The extended remote protocol is a super-set of the remote protocol and should
  8879. be the preferred choice. More details are available in GDB documentation
  8880. @url{https://sourceware.org/gdb/onlinedocs/gdb/Connecting.html}
  8881. To speed-up typing, any GDB command can be abbreviated, including the extended
  8882. remote command above that becomes:
  8883. @example
  8884. tar ext :3333
  8885. @end example
  8886. @b{Note:} If any backward compatibility issue requires using the old remote
  8887. protocol in place of the extended remote one, the former protocol is still
  8888. available through the command:
  8889. @example
  8890. target remote localhost:3333
  8891. @end example
  8892. @item
  8893. A pipe connection is typically started as follows:
  8894. @example
  8895. target extended-remote | \
  8896. openocd -c "gdb_port pipe; log_output openocd.log"
  8897. @end example
  8898. This would cause GDB to run OpenOCD and communicate using pipes (stdin/stdout).
  8899. Using this method has the advantage of GDB starting/stopping OpenOCD for the debug
  8900. session. log_output sends the log output to a file to ensure that the pipe is
  8901. not saturated when using higher debug level outputs.
  8902. @end enumerate
  8903. To list the available OpenOCD commands type @command{monitor help} on the
  8904. GDB command line.
  8905. @section Sample GDB session startup
  8906. With the remote protocol, GDB sessions start a little differently
  8907. than they do when you're debugging locally.
  8908. Here's an example showing how to start a debug session with a
  8909. small ARM program.
  8910. In this case the program was linked to be loaded into SRAM on a Cortex-M3.
  8911. Most programs would be written into flash (address 0) and run from there.
  8912. @example
  8913. $ arm-none-eabi-gdb example.elf
  8914. (gdb) target extended-remote localhost:3333
  8915. Remote debugging using localhost:3333
  8916. ...
  8917. (gdb) monitor reset halt
  8918. ...
  8919. (gdb) load
  8920. Loading section .vectors, size 0x100 lma 0x20000000
  8921. Loading section .text, size 0x5a0 lma 0x20000100
  8922. Loading section .data, size 0x18 lma 0x200006a0
  8923. Start address 0x2000061c, load size 1720
  8924. Transfer rate: 22 KB/sec, 573 bytes/write.
  8925. (gdb) continue
  8926. Continuing.
  8927. ...
  8928. @end example
  8929. You could then interrupt the GDB session to make the program break,
  8930. type @command{where} to show the stack, @command{list} to show the
  8931. code around the program counter, @command{step} through code,
  8932. set breakpoints or watchpoints, and so on.
  8933. @section Configuring GDB for OpenOCD
  8934. OpenOCD supports the gdb @option{qSupported} packet, this enables information
  8935. to be sent by the GDB remote server (i.e. OpenOCD) to GDB. Typical information includes
  8936. packet size and the device's memory map.
  8937. You do not need to configure the packet size by hand,
  8938. and the relevant parts of the memory map should be automatically
  8939. set up when you declare (NOR) flash banks.
  8940. However, there are other things which GDB can't currently query.
  8941. You may need to set those up by hand.
  8942. As OpenOCD starts up, you will often see a line reporting
  8943. something like:
  8944. @example
  8945. Info : lm3s.cpu: hardware has 6 breakpoints, 4 watchpoints
  8946. @end example
  8947. You can pass that information to GDB with these commands:
  8948. @example
  8949. set remote hardware-breakpoint-limit 6
  8950. set remote hardware-watchpoint-limit 4
  8951. @end example
  8952. With that particular hardware (Cortex-M3) the hardware breakpoints
  8953. only work for code running from flash memory. Most other ARM systems
  8954. do not have such restrictions.
  8955. Rather than typing such commands interactively, you may prefer to
  8956. save them in a file and have GDB execute them as it starts, perhaps
  8957. using a @file{.gdbinit} in your project directory or starting GDB
  8958. using @command{gdb -x filename}.
  8959. @section Programming using GDB
  8960. @cindex Programming using GDB
  8961. @anchor{programmingusinggdb}
  8962. By default the target memory map is sent to GDB. This can be disabled by
  8963. the following OpenOCD configuration option:
  8964. @example
  8965. gdb_memory_map disable
  8966. @end example
  8967. For this to function correctly a valid flash configuration must also be set
  8968. in OpenOCD. For faster performance you should also configure a valid
  8969. working area.
  8970. Informing GDB of the memory map of the target will enable GDB to protect any
  8971. flash areas of the target and use hardware breakpoints by default. This means
  8972. that the OpenOCD option @command{gdb_breakpoint_override} is not required when
  8973. using a memory map. @xref{gdbbreakpointoverride,,gdb_breakpoint_override}.
  8974. To view the configured memory map in GDB, use the GDB command @option{info mem}.
  8975. All other unassigned addresses within GDB are treated as RAM.
  8976. GDB 6.8 and higher set any memory area not in the memory map as inaccessible.
  8977. This can be changed to the old behaviour by using the following GDB command
  8978. @example
  8979. set mem inaccessible-by-default off
  8980. @end example
  8981. If @command{gdb_flash_program enable} is also used, GDB will be able to
  8982. program any flash memory using the vFlash interface.
  8983. GDB will look at the target memory map when a load command is given, if any
  8984. areas to be programmed lie within the target flash area the vFlash packets
  8985. will be used.
  8986. If the target needs configuring before GDB programming, set target
  8987. event gdb-flash-erase-start:
  8988. @example
  8989. $_TARGETNAME configure -event gdb-flash-erase-start BODY
  8990. @end example
  8991. @xref{targetevents,,Target Events}, for other GDB programming related events.
  8992. To verify any flash programming the GDB command @option{compare-sections}
  8993. can be used.
  8994. @section Using GDB as a non-intrusive memory inspector
  8995. @cindex Using GDB as a non-intrusive memory inspector
  8996. @anchor{gdbmeminspect}
  8997. If your project controls more than a blinking LED, let's say a heavy industrial
  8998. robot or an experimental nuclear reactor, stopping the controlling process
  8999. just because you want to attach GDB is not a good option.
  9000. OpenOCD does not support GDB non-stop mode (might be implemented in the future).
  9001. Though there is a possible setup where the target does not get stopped
  9002. and GDB treats it as it were running.
  9003. If the target supports background access to memory while it is running,
  9004. you can use GDB in this mode to inspect memory (mainly global variables)
  9005. without any intrusion of the target process.
  9006. Remove default setting of gdb-attach event. @xref{targetevents,,Target Events}.
  9007. Place following command after target configuration:
  9008. @example
  9009. $_TARGETNAME configure -event gdb-attach @{@}
  9010. @end example
  9011. If any of installed flash banks does not support probe on running target,
  9012. switch off gdb_memory_map:
  9013. @example
  9014. gdb_memory_map disable
  9015. @end example
  9016. Ensure GDB is configured without interrupt-on-connect.
  9017. Some GDB versions set it by default, some does not.
  9018. @example
  9019. set remote interrupt-on-connect off
  9020. @end example
  9021. If you switched gdb_memory_map off, you may want to setup GDB memory map
  9022. manually or issue @command{set mem inaccessible-by-default off}
  9023. Now you can issue GDB command @command{target extended-remote ...} and inspect memory
  9024. of a running target. Do not use GDB commands @command{continue},
  9025. @command{step} or @command{next} as they synchronize GDB with your target
  9026. and GDB would require stopping the target to get the prompt back.
  9027. Do not use this mode under an IDE like Eclipse as it caches values of
  9028. previously shown variables.
  9029. It's also possible to connect more than one GDB to the same target by the
  9030. target's configuration option @code{-gdb-max-connections}. This allows, for
  9031. example, one GDB to run a script that continuously polls a set of variables
  9032. while other GDB can be used interactively. Be extremely careful in this case,
  9033. because the two GDB can easily get out-of-sync.
  9034. @section RTOS Support
  9035. @cindex RTOS Support
  9036. @anchor{gdbrtossupport}
  9037. OpenOCD includes RTOS support, this will however need enabling as it defaults to disabled.
  9038. It can be enabled by passing @option{-rtos} arg to the target. @xref{rtostype,,RTOS Type}.
  9039. @xref{Threads, Debugging Programs with Multiple Threads,
  9040. Debugging Programs with Multiple Threads, gdb, GDB manual}, for details about relevant
  9041. GDB commands.
  9042. @* An example setup is below:
  9043. @example
  9044. $_TARGETNAME configure -rtos auto
  9045. @end example
  9046. This will attempt to auto detect the RTOS within your application.
  9047. Currently supported rtos's include:
  9048. @itemize @bullet
  9049. @item @option{eCos}
  9050. @item @option{ThreadX}
  9051. @item @option{FreeRTOS}
  9052. @item @option{linux}
  9053. @item @option{ChibiOS}
  9054. @item @option{embKernel}
  9055. @item @option{mqx}
  9056. @item @option{uCOS-III}
  9057. @item @option{nuttx}
  9058. @item @option{RIOT}
  9059. @item @option{hwthread} (This is not an actual RTOS. @xref{usingopenocdsmpwithgdb,,Using OpenOCD SMP with GDB}.)
  9060. @end itemize
  9061. Before an RTOS can be detected, it must export certain symbols; otherwise, it cannot
  9062. be used by OpenOCD. Below is a list of the required symbols for each supported RTOS.
  9063. @table @code
  9064. @item eCos symbols
  9065. Cyg_Thread::thread_list, Cyg_Scheduler_Base::current_thread.
  9066. @item ThreadX symbols
  9067. _tx_thread_current_ptr, _tx_thread_created_ptr, _tx_thread_created_count.
  9068. @item FreeRTOS symbols
  9069. @raggedright
  9070. pxCurrentTCB, pxReadyTasksLists, xDelayedTaskList1, xDelayedTaskList2,
  9071. pxDelayedTaskList, pxOverflowDelayedTaskList, xPendingReadyList,
  9072. uxCurrentNumberOfTasks, uxTopUsedPriority.
  9073. @end raggedright
  9074. @item linux symbols
  9075. init_task.
  9076. @item ChibiOS symbols
  9077. rlist, ch_debug, chSysInit.
  9078. @item embKernel symbols
  9079. Rtos::sCurrentTask, Rtos::sListReady, Rtos::sListSleep,
  9080. Rtos::sListSuspended, Rtos::sMaxPriorities, Rtos::sCurrentTaskCount.
  9081. @item mqx symbols
  9082. _mqx_kernel_data, MQX_init_struct.
  9083. @item uC/OS-III symbols
  9084. OSRunning, OSTCBCurPtr, OSTaskDbgListPtr, OSTaskQty.
  9085. @item nuttx symbols
  9086. g_readytorun, g_tasklisttable.
  9087. @item RIOT symbols
  9088. @raggedright
  9089. sched_threads, sched_num_threads, sched_active_pid, max_threads,
  9090. _tcb_name_offset.
  9091. @end raggedright
  9092. @end table
  9093. For most RTOS supported the above symbols will be exported by default. However for
  9094. some, eg. FreeRTOS and uC/OS-III, extra steps must be taken.
  9095. These RTOSes may require additional OpenOCD-specific file to be linked
  9096. along with the project:
  9097. @table @code
  9098. @item FreeRTOS
  9099. contrib/rtos-helpers/FreeRTOS-openocd.c
  9100. @item uC/OS-III
  9101. contrib/rtos-helpers/uCOS-III-openocd.c
  9102. @end table
  9103. @anchor{usingopenocdsmpwithgdb}
  9104. @section Using OpenOCD SMP with GDB
  9105. @cindex SMP
  9106. @cindex RTOS
  9107. @cindex hwthread
  9108. OpenOCD includes a pseudo RTOS called @emph{hwthread} that presents CPU cores
  9109. ("hardware threads") in an SMP system as threads to GDB. With this extension,
  9110. GDB can be used to inspect the state of an SMP system in a natural way.
  9111. After halting the system, using the GDB command @command{info threads} will
  9112. list the context of each active CPU core in the system. GDB's @command{thread}
  9113. command can be used to switch the view to a different CPU core.
  9114. The @command{step} and @command{stepi} commands can be used to step a specific core
  9115. while other cores are free-running or remain halted, depending on the
  9116. scheduler-locking mode configured in GDB.
  9117. @section Legacy SMP core switching support
  9118. @quotation Note
  9119. This method is deprecated in favor of the @emph{hwthread} pseudo RTOS.
  9120. @end quotation
  9121. For SMP support following GDB serial protocol packet have been defined :
  9122. @itemize @bullet
  9123. @item j - smp status request
  9124. @item J - smp set request
  9125. @end itemize
  9126. OpenOCD implements :
  9127. @itemize @bullet
  9128. @item @option{jc} packet for reading core id displayed by
  9129. GDB connection. Reply is @option{XXXXXXXX} (8 hex digits giving core id) or
  9130. @option{E01} for target not smp.
  9131. @item @option{JcXXXXXXXX} (8 hex digits) packet for setting core id displayed at next GDB continue
  9132. (core id -1 is reserved for returning to normal resume mode). Reply @option{E01}
  9133. for target not smp or @option{OK} on success.
  9134. @end itemize
  9135. Handling of this packet within GDB can be done :
  9136. @itemize @bullet
  9137. @item by the creation of an internal variable (i.e @option{_core}) by mean
  9138. of function allocate_computed_value allowing following GDB command.
  9139. @example
  9140. set $_core 1
  9141. #Jc01 packet is sent
  9142. print $_core
  9143. #jc packet is sent and result is affected in $
  9144. @end example
  9145. @item by the usage of GDB maintenance command as described in following example (2 cpus in SMP with
  9146. core id 0 and 1 @pxref{definecputargetsworkinginsmp,,Define CPU targets working in SMP}).
  9147. @example
  9148. # toggle0 : force display of coreid 0
  9149. define toggle0
  9150. maint packet Jc0
  9151. continue
  9152. main packet Jc-1
  9153. end
  9154. # toggle1 : force display of coreid 1
  9155. define toggle1
  9156. maint packet Jc1
  9157. continue
  9158. main packet Jc-1
  9159. end
  9160. @end example
  9161. @end itemize
  9162. @node Tcl Scripting API
  9163. @chapter Tcl Scripting API
  9164. @cindex Tcl Scripting API
  9165. @cindex Tcl scripts
  9166. @section API rules
  9167. Tcl commands are stateless; e.g. the @command{telnet} command has
  9168. a concept of currently active target, the Tcl API proc's take this sort
  9169. of state information as an argument to each proc.
  9170. There are three main types of return values: single value, name value
  9171. pair list and lists.
  9172. Name value pair. The proc 'foo' below returns a name/value pair
  9173. list.
  9174. @example
  9175. > set foo(me) Duane
  9176. > set foo(you) Oyvind
  9177. > set foo(mouse) Micky
  9178. > set foo(duck) Donald
  9179. @end example
  9180. If one does this:
  9181. @example
  9182. > set foo
  9183. @end example
  9184. The result is:
  9185. @example
  9186. me Duane you Oyvind mouse Micky duck Donald
  9187. @end example
  9188. Thus, to get the names of the associative array is easy:
  9189. @verbatim
  9190. foreach { name value } [set foo] {
  9191. puts "Name: $name, Value: $value"
  9192. }
  9193. @end verbatim
  9194. Lists returned should be relatively small. Otherwise, a range
  9195. should be passed in to the proc in question.
  9196. @section Internal low-level Commands
  9197. By "low-level," we mean commands that a human would typically not
  9198. invoke directly.
  9199. @itemize @bullet
  9200. @item @b{mem2array} <@var{varname}> <@var{width}> <@var{addr}> <@var{nelems}>
  9201. Read memory and return as a Tcl array for script processing
  9202. @item @b{array2mem} <@var{varname}> <@var{width}> <@var{addr}> <@var{nelems}>
  9203. Convert a Tcl array to memory locations and write the values
  9204. @item @b{flash banks} <@var{driver}> <@var{base}> <@var{size}> <@var{chip_width}> <@var{bus_width}> <@var{target}> [@option{driver options} ...]
  9205. Return information about the flash banks
  9206. @item @b{capture} <@var{command}>
  9207. Run <@var{command}> and return full log output that was produced during
  9208. its execution. Example:
  9209. @example
  9210. > capture "reset init"
  9211. @end example
  9212. @end itemize
  9213. OpenOCD commands can consist of two words, e.g. "flash banks". The
  9214. @file{startup.tcl} "unknown" proc will translate this into a Tcl proc
  9215. called "flash_banks".
  9216. @section Tcl RPC server
  9217. @cindex RPC
  9218. OpenOCD provides a simple RPC server that allows to run arbitrary Tcl
  9219. commands and receive the results.
  9220. To access it, your application needs to connect to a configured TCP port
  9221. (see @command{tcl_port}). Then it can pass any string to the
  9222. interpreter terminating it with @code{0x1a} and wait for the return
  9223. value (it will be terminated with @code{0x1a} as well). This can be
  9224. repeated as many times as desired without reopening the connection.
  9225. It is not needed anymore to prefix the OpenOCD commands with
  9226. @code{ocd_} to get the results back. But sometimes you might need the
  9227. @command{capture} command.
  9228. See @file{contrib/rpc_examples/} for specific client implementations.
  9229. @section Tcl RPC server notifications
  9230. @cindex RPC Notifications
  9231. Notifications are sent asynchronously to other commands being executed over
  9232. the RPC server, so the port must be polled continuously.
  9233. Target event, state and reset notifications are emitted as Tcl associative arrays
  9234. in the following format.
  9235. @verbatim
  9236. type target_event event [event-name]
  9237. type target_state state [state-name]
  9238. type target_reset mode [reset-mode]
  9239. @end verbatim
  9240. @deffn {Command} {tcl_notifications} [on/off]
  9241. Toggle output of target notifications to the current Tcl RPC server.
  9242. Only available from the Tcl RPC server.
  9243. Defaults to off.
  9244. @end deffn
  9245. @section Tcl RPC server trace output
  9246. @cindex RPC trace output
  9247. Trace data is sent asynchronously to other commands being executed over
  9248. the RPC server, so the port must be polled continuously.
  9249. Target trace data is emitted as a Tcl associative array in the following format.
  9250. @verbatim
  9251. type target_trace data [trace-data-hex-encoded]
  9252. @end verbatim
  9253. @deffn {Command} {tcl_trace} [on/off]
  9254. Toggle output of target trace data to the current Tcl RPC server.
  9255. Only available from the Tcl RPC server.
  9256. Defaults to off.
  9257. See an example application here:
  9258. @url{https://github.com/apmorton/OpenOcdTraceUtil} [OpenOcdTraceUtil]
  9259. @end deffn
  9260. @node FAQ
  9261. @chapter FAQ
  9262. @cindex faq
  9263. @enumerate
  9264. @anchor{faqrtck}
  9265. @item @b{RTCK, also known as: Adaptive Clocking - What is it?}
  9266. @cindex RTCK
  9267. @cindex adaptive clocking
  9268. @*
  9269. In digital circuit design it is often referred to as ``clock
  9270. synchronisation'' the JTAG interface uses one clock (TCK or TCLK)
  9271. operating at some speed, your CPU target is operating at another.
  9272. The two clocks are not synchronised, they are ``asynchronous''
  9273. In order for the two to work together they must be synchronised
  9274. well enough to work; JTAG can't go ten times faster than the CPU,
  9275. for example. There are 2 basic options:
  9276. @enumerate
  9277. @item
  9278. Use a special "adaptive clocking" circuit to change the JTAG
  9279. clock rate to match what the CPU currently supports.
  9280. @item
  9281. The JTAG clock must be fixed at some speed that's enough slower than
  9282. the CPU clock that all TMS and TDI transitions can be detected.
  9283. @end enumerate
  9284. @b{Does this really matter?} For some chips and some situations, this
  9285. is a non-issue, like a 500MHz ARM926 with a 5 MHz JTAG link;
  9286. the CPU has no difficulty keeping up with JTAG.
  9287. Startup sequences are often problematic though, as are other
  9288. situations where the CPU clock rate changes (perhaps to save
  9289. power).
  9290. For example, Atmel AT91SAM chips start operation from reset with
  9291. a 32kHz system clock. Boot firmware may activate the main oscillator
  9292. and PLL before switching to a faster clock (perhaps that 500 MHz
  9293. ARM926 scenario).
  9294. If you're using JTAG to debug that startup sequence, you must slow
  9295. the JTAG clock to sometimes 1 to 4kHz. After startup completes,
  9296. JTAG can use a faster clock.
  9297. Consider also debugging a 500MHz ARM926 hand held battery powered
  9298. device that enters a low power ``deep sleep'' mode, at 32kHz CPU
  9299. clock, between keystrokes unless it has work to do. When would
  9300. that 5 MHz JTAG clock be usable?
  9301. @b{Solution #1 - A special circuit}
  9302. In order to make use of this,
  9303. your CPU, board, and JTAG adapter must all support the RTCK
  9304. feature. Not all of them support this; keep reading!
  9305. The RTCK ("Return TCK") signal in some ARM chips is used to help with
  9306. this problem. ARM has a good description of the problem described at
  9307. this link: @url{http://www.arm.com/support/faqdev/4170.html} [checked
  9308. 28/nov/2008]. Link title: ``How does the JTAG synchronisation logic
  9309. work? / how does adaptive clocking work?''.
  9310. The nice thing about adaptive clocking is that ``battery powered hand
  9311. held device example'' - the adaptiveness works perfectly all the
  9312. time. One can set a break point or halt the system in the deep power
  9313. down code, slow step out until the system speeds up.
  9314. Note that adaptive clocking may also need to work at the board level,
  9315. when a board-level scan chain has multiple chips.
  9316. Parallel clock voting schemes are good way to implement this,
  9317. both within and between chips, and can easily be implemented
  9318. with a CPLD.
  9319. It's not difficult to have logic fan a module's input TCK signal out
  9320. to each TAP in the scan chain, and then wait until each TAP's RTCK comes
  9321. back with the right polarity before changing the output RTCK signal.
  9322. Texas Instruments makes some clock voting logic available
  9323. for free (with no support) in VHDL form; see
  9324. @url{http://tiexpressdsp.com/index.php/Adaptive_Clocking}
  9325. @b{Solution #2 - Always works - but may be slower}
  9326. Often this is a perfectly acceptable solution.
  9327. In most simple terms: Often the JTAG clock must be 1/10 to 1/12 of
  9328. the target clock speed. But what that ``magic division'' is varies
  9329. depending on the chips on your board.
  9330. @b{ARM rule of thumb} Most ARM based systems require an 6:1 division;
  9331. ARM11 cores use an 8:1 division.
  9332. @b{Xilinx rule of thumb} is 1/12 the clock speed.
  9333. Note: most full speed FT2232 based JTAG adapters are limited to a
  9334. maximum of 6MHz. The ones using USB high speed chips (FT2232H)
  9335. often support faster clock rates (and adaptive clocking).
  9336. You can still debug the 'low power' situations - you just need to
  9337. either use a fixed and very slow JTAG clock rate ... or else
  9338. manually adjust the clock speed at every step. (Adjusting is painful
  9339. and tedious, and is not always practical.)
  9340. It is however easy to ``code your way around it'' - i.e.: Cheat a little,
  9341. have a special debug mode in your application that does a ``high power
  9342. sleep''. If you are careful - 98% of your problems can be debugged
  9343. this way.
  9344. Note that on ARM you may need to avoid using the @emph{wait for interrupt}
  9345. operation in your idle loops even if you don't otherwise change the CPU
  9346. clock rate.
  9347. That operation gates the CPU clock, and thus the JTAG clock; which
  9348. prevents JTAG access. One consequence is not being able to @command{halt}
  9349. cores which are executing that @emph{wait for interrupt} operation.
  9350. To set the JTAG frequency use the command:
  9351. @example
  9352. # Example: 1.234MHz
  9353. adapter speed 1234
  9354. @end example
  9355. @item @b{Win32 Pathnames} Why don't backslashes work in Windows paths?
  9356. OpenOCD uses Tcl and a backslash is an escape char. Use @{ and @}
  9357. around Windows filenames.
  9358. @example
  9359. > echo \a
  9360. > echo @{\a@}
  9361. \a
  9362. > echo "\a"
  9363. >
  9364. @end example
  9365. @item @b{Missing: cygwin1.dll} OpenOCD complains about a missing cygwin1.dll.
  9366. Make sure you have Cygwin installed, or at least a version of OpenOCD that
  9367. claims to come with all the necessary DLLs. When using Cygwin, try launching
  9368. OpenOCD from the Cygwin shell.
  9369. @item @b{Breakpoint Issue} I'm trying to set a breakpoint using GDB (or a front-end like Insight or
  9370. Eclipse), but OpenOCD complains that "Info: arm7_9_common.c:213
  9371. arm7_9_add_breakpoint(): sw breakpoint requested, but software breakpoints not enabled".
  9372. GDB issues software breakpoints when a normal breakpoint is requested, or to implement
  9373. source-line single-stepping. On ARMv4T systems, like ARM7TDMI, ARM720T or ARM920T,
  9374. software breakpoints consume one of the two available hardware breakpoints.
  9375. @item @b{LPC2000 Flash} When erasing or writing LPC2000 on-chip flash, the operation fails at random.
  9376. Make sure the core frequency specified in the @option{flash lpc2000} line matches the
  9377. clock at the time you're programming the flash. If you've specified the crystal's
  9378. frequency, make sure the PLL is disabled. If you've specified the full core speed
  9379. (e.g. 60MHz), make sure the PLL is enabled.
  9380. @item @b{Amontec Chameleon} When debugging using an Amontec Chameleon in its JTAG Accelerator configuration,
  9381. I keep getting "Error: amt_jtagaccel.c:184 amt_wait_scan_busy(): amt_jtagaccel timed
  9382. out while waiting for end of scan, rtck was disabled".
  9383. Make sure your PC's parallel port operates in EPP mode. You might have to try several
  9384. settings in your PC BIOS (ECP, EPP, and different versions of those).
  9385. @item @b{Data Aborts} When debugging with OpenOCD and GDB (plain GDB, Insight, or Eclipse),
  9386. I get lots of "Error: arm7_9_common.c:1771 arm7_9_read_memory():
  9387. memory read caused data abort".
  9388. The errors are non-fatal, and are the result of GDB trying to trace stack frames
  9389. beyond the last valid frame. It might be possible to prevent this by setting up
  9390. a proper "initial" stack frame, if you happen to know what exactly has to
  9391. be done, feel free to add this here.
  9392. @b{Simple:} In your startup code - push 8 registers of zeros onto the
  9393. stack before calling main(). What GDB is doing is ``climbing'' the run
  9394. time stack by reading various values on the stack using the standard
  9395. call frame for the target. GDB keeps going - until one of 2 things
  9396. happen @b{#1} an invalid frame is found, or @b{#2} some huge number of
  9397. stackframes have been processed. By pushing zeros on the stack, GDB
  9398. gracefully stops.
  9399. @b{Debugging Interrupt Service Routines} - In your ISR before you call
  9400. your C code, do the same - artificially push some zeros onto the stack,
  9401. remember to pop them off when the ISR is done.
  9402. @b{Also note:} If you have a multi-threaded operating system, they
  9403. often do not @b{in the intrest of saving memory} waste these few
  9404. bytes. Painful...
  9405. @item @b{JTAG Reset Config} I get the following message in the OpenOCD console (or log file):
  9406. "Warning: arm7_9_common.c:679 arm7_9_assert_reset(): srst resets test logic, too".
  9407. This warning doesn't indicate any serious problem, as long as you don't want to
  9408. debug your core right out of reset. Your .cfg file specified @option{reset_config
  9409. trst_and_srst srst_pulls_trst} to tell OpenOCD that either your board,
  9410. your debugger or your target uC (e.g. LPC2000) can't assert the two reset signals
  9411. independently. With this setup, it's not possible to halt the core right out of
  9412. reset, everything else should work fine.
  9413. @item @b{USB Power} When using OpenOCD in conjunction with Amontec JTAGkey and the Yagarto
  9414. toolchain (Eclipse, arm-elf-gcc, arm-elf-gdb), the debugging seems to be
  9415. unstable. When single-stepping over large blocks of code, GDB and OpenOCD
  9416. quit with an error message. Is there a stability issue with OpenOCD?
  9417. No, this is not a stability issue concerning OpenOCD. Most users have solved
  9418. this issue by simply using a self-powered USB hub, which they connect their
  9419. Amontec JTAGkey to. Apparently, some computers do not provide a USB power
  9420. supply stable enough for the Amontec JTAGkey to be operated.
  9421. @b{Laptops running on battery have this problem too...}
  9422. @item @b{GDB Disconnects} When using the Amontec JTAGkey, sometimes OpenOCD crashes with the following
  9423. error message: "Error: gdb_server.c:101 gdb_get_char(): read: 10054".
  9424. What does that mean and what might be the reason for this?
  9425. Error code 10054 corresponds to WSAECONNRESET, which means that the debugger (GDB)
  9426. has closed the connection to OpenOCD. This might be a GDB issue.
  9427. @item @b{LPC2000 Flash} In the configuration file in the section where flash device configurations
  9428. are described, there is a parameter for specifying the clock frequency
  9429. for LPC2000 internal flash devices (e.g. @option{flash bank $_FLASHNAME lpc2000
  9430. 0x0 0x40000 0 0 $_TARGETNAME lpc2000_v1 14746 calc_checksum}), which must be
  9431. specified in kilohertz. However, I do have a quartz crystal of a
  9432. frequency that contains fractions of kilohertz (e.g. 14,745,600 Hz,
  9433. i.e. 14,745.600 kHz). Is it possible to specify real numbers for the
  9434. clock frequency?
  9435. No. The clock frequency specified here must be given as an integral number.
  9436. However, this clock frequency is used by the In-Application-Programming (IAP)
  9437. routines of the LPC2000 family only, which seems to be very tolerant concerning
  9438. the given clock frequency, so a slight difference between the specified clock
  9439. frequency and the actual clock frequency will not cause any trouble.
  9440. @item @b{Command Order} Do I have to keep a specific order for the commands in the configuration file?
  9441. Well, yes and no. Commands can be given in arbitrary order, yet the
  9442. devices listed for the JTAG scan chain must be given in the right
  9443. order (jtag newdevice), with the device closest to the TDO-Pin being
  9444. listed first. In general, whenever objects of the same type exist
  9445. which require an index number, then these objects must be given in the
  9446. right order (jtag newtap, targets and flash banks - a target
  9447. references a jtag newtap and a flash bank references a target).
  9448. You can use the ``scan_chain'' command to verify and display the tap order.
  9449. Also, some commands can't execute until after @command{init} has been
  9450. processed. Such commands include @command{nand probe} and everything
  9451. else that needs to write to controller registers, perhaps for setting
  9452. up DRAM and loading it with code.
  9453. @anchor{faqtaporder}
  9454. @item @b{JTAG TAP Order} Do I have to declare the TAPS in some
  9455. particular order?
  9456. Yes; whenever you have more than one, you must declare them in
  9457. the same order used by the hardware.
  9458. Many newer devices have multiple JTAG TAPs. For example:
  9459. STMicroelectronics STM32 chips have two TAPs, a ``boundary scan TAP'' and
  9460. ``Cortex-M3'' TAP. Example: The STM32 reference manual, Document ID:
  9461. RM0008, Section 26.5, Figure 259, page 651/681, the ``TDI'' pin is
  9462. connected to the boundary scan TAP, which then connects to the
  9463. Cortex-M3 TAP, which then connects to the TDO pin.
  9464. Thus, the proper order for the STM32 chip is: (1) The Cortex-M3, then
  9465. (2) The boundary scan TAP. If your board includes an additional JTAG
  9466. chip in the scan chain (for example a Xilinx CPLD or FPGA) you could
  9467. place it before or after the STM32 chip in the chain. For example:
  9468. @itemize @bullet
  9469. @item OpenOCD_TDI(output) -> STM32 TDI Pin (BS Input)
  9470. @item STM32 BS TDO (output) -> STM32 Cortex-M3 TDI (input)
  9471. @item STM32 Cortex-M3 TDO (output) -> SM32 TDO Pin
  9472. @item STM32 TDO Pin (output) -> Xilinx TDI Pin (input)
  9473. @item Xilinx TDO Pin -> OpenOCD TDO (input)
  9474. @end itemize
  9475. The ``jtag device'' commands would thus be in the order shown below. Note:
  9476. @itemize @bullet
  9477. @item jtag newtap Xilinx tap -irlen ...
  9478. @item jtag newtap stm32 cpu -irlen ...
  9479. @item jtag newtap stm32 bs -irlen ...
  9480. @item # Create the debug target and say where it is
  9481. @item target create stm32.cpu -chain-position stm32.cpu ...
  9482. @end itemize
  9483. @item @b{SYSCOMP} Sometimes my debugging session terminates with an error. When I look into the
  9484. log file, I can see these error messages: Error: arm7_9_common.c:561
  9485. arm7_9_execute_sys_speed(): timeout waiting for SYSCOMP
  9486. TODO.
  9487. @end enumerate
  9488. @node Tcl Crash Course
  9489. @chapter Tcl Crash Course
  9490. @cindex Tcl
  9491. Not everyone knows Tcl - this is not intended to be a replacement for
  9492. learning Tcl, the intent of this chapter is to give you some idea of
  9493. how the Tcl scripts work.
  9494. This chapter is written with two audiences in mind. (1) OpenOCD users
  9495. who need to understand a bit more of how Jim-Tcl works so they can do
  9496. something useful, and (2) those that want to add a new command to
  9497. OpenOCD.
  9498. @section Tcl Rule #1
  9499. There is a famous joke, it goes like this:
  9500. @enumerate
  9501. @item Rule #1: The wife is always correct
  9502. @item Rule #2: If you think otherwise, See Rule #1
  9503. @end enumerate
  9504. The Tcl equal is this:
  9505. @enumerate
  9506. @item Rule #1: Everything is a string
  9507. @item Rule #2: If you think otherwise, See Rule #1
  9508. @end enumerate
  9509. As in the famous joke, the consequences of Rule #1 are profound. Once
  9510. you understand Rule #1, you will understand Tcl.
  9511. @section Tcl Rule #1b
  9512. There is a second pair of rules.
  9513. @enumerate
  9514. @item Rule #1: Control flow does not exist. Only commands
  9515. @* For example: the classic FOR loop or IF statement is not a control
  9516. flow item, they are commands, there is no such thing as control flow
  9517. in Tcl.
  9518. @item Rule #2: If you think otherwise, See Rule #1
  9519. @* Actually what happens is this: There are commands that by
  9520. convention, act like control flow key words in other languages. One of
  9521. those commands is the word ``for'', another command is ``if''.
  9522. @end enumerate
  9523. @section Per Rule #1 - All Results are strings
  9524. Every Tcl command results in a string. The word ``result'' is used
  9525. deliberately. No result is just an empty string. Remember: @i{Rule #1 -
  9526. Everything is a string}
  9527. @section Tcl Quoting Operators
  9528. In life of a Tcl script, there are two important periods of time, the
  9529. difference is subtle.
  9530. @enumerate
  9531. @item Parse Time
  9532. @item Evaluation Time
  9533. @end enumerate
  9534. The two key items here are how ``quoted things'' work in Tcl. Tcl has
  9535. three primary quoting constructs, the [square-brackets] the
  9536. @{curly-braces@} and ``double-quotes''
  9537. By now you should know $VARIABLES always start with a $DOLLAR
  9538. sign. BTW: To set a variable, you actually use the command ``set'', as
  9539. in ``set VARNAME VALUE'' much like the ancient BASIC language ``let x
  9540. = 1'' statement, but without the equal sign.
  9541. @itemize @bullet
  9542. @item @b{[square-brackets]}
  9543. @* @b{[square-brackets]} are command substitutions. It operates much
  9544. like Unix Shell `back-ticks`. The result of a [square-bracket]
  9545. operation is exactly 1 string. @i{Remember Rule #1 - Everything is a
  9546. string}. These two statements are roughly identical:
  9547. @example
  9548. # bash example
  9549. X=`date`
  9550. echo "The Date is: $X"
  9551. # Tcl example
  9552. set X [date]
  9553. puts "The Date is: $X"
  9554. @end example
  9555. @item @b{``double-quoted-things''}
  9556. @* @b{``double-quoted-things''} are just simply quoted
  9557. text. $VARIABLES and [square-brackets] are expanded in place - the
  9558. result however is exactly 1 string. @i{Remember Rule #1 - Everything
  9559. is a string}
  9560. @example
  9561. set x "Dinner"
  9562. puts "It is now \"[date]\", $x is in 1 hour"
  9563. @end example
  9564. @item @b{@{Curly-Braces@}}
  9565. @*@b{@{Curly-Braces@}} are magic: $VARIABLES and [square-brackets] are
  9566. parsed, but are NOT expanded or executed. @{Curly-Braces@} are like
  9567. 'single-quote' operators in BASH shell scripts, with the added
  9568. feature: @{curly-braces@} can be nested, single quotes can not. @{@{@{this is
  9569. nested 3 times@}@}@} NOTE: [date] is a bad example;
  9570. at this writing, Jim/OpenOCD does not have a date command.
  9571. @end itemize
  9572. @section Consequences of Rule 1/2/3/4
  9573. The consequences of Rule 1 are profound.
  9574. @subsection Tokenisation & Execution.
  9575. Of course, whitespace, blank lines and #comment lines are handled in
  9576. the normal way.
  9577. As a script is parsed, each (multi) line in the script file is
  9578. tokenised and according to the quoting rules. After tokenisation, that
  9579. line is immediately executed.
  9580. Multi line statements end with one or more ``still-open''
  9581. @{curly-braces@} which - eventually - closes a few lines later.
  9582. @subsection Command Execution
  9583. Remember earlier: There are no ``control flow''
  9584. statements in Tcl. Instead there are COMMANDS that simply act like
  9585. control flow operators.
  9586. Commands are executed like this:
  9587. @enumerate
  9588. @item Parse the next line into (argc) and (argv[]).
  9589. @item Look up (argv[0]) in a table and call its function.
  9590. @item Repeat until End Of File.
  9591. @end enumerate
  9592. It sort of works like this:
  9593. @example
  9594. for(;;)@{
  9595. ReadAndParse( &argc, &argv );
  9596. cmdPtr = LookupCommand( argv[0] );
  9597. (*cmdPtr->Execute)( argc, argv );
  9598. @}
  9599. @end example
  9600. When the command ``proc'' is parsed (which creates a procedure
  9601. function) it gets 3 parameters on the command line. @b{1} the name of
  9602. the proc (function), @b{2} the list of parameters, and @b{3} the body
  9603. of the function. Not the choice of words: LIST and BODY. The PROC
  9604. command stores these items in a table somewhere so it can be found by
  9605. ``LookupCommand()''
  9606. @subsection The FOR command
  9607. The most interesting command to look at is the FOR command. In Tcl,
  9608. the FOR command is normally implemented in C. Remember, FOR is a
  9609. command just like any other command.
  9610. When the ascii text containing the FOR command is parsed, the parser
  9611. produces 5 parameter strings, @i{(If in doubt: Refer to Rule #1)} they
  9612. are:
  9613. @enumerate 0
  9614. @item The ascii text 'for'
  9615. @item The start text
  9616. @item The test expression
  9617. @item The next text
  9618. @item The body text
  9619. @end enumerate
  9620. Sort of reminds you of ``main( int argc, char **argv )'' does it not?
  9621. Remember @i{Rule #1 - Everything is a string.} The key point is this:
  9622. Often many of those parameters are in @{curly-braces@} - thus the
  9623. variables inside are not expanded or replaced until later.
  9624. Remember that every Tcl command looks like the classic ``main( argc,
  9625. argv )'' function in C. In JimTCL - they actually look like this:
  9626. @example
  9627. int
  9628. MyCommand( Jim_Interp *interp,
  9629. int *argc,
  9630. Jim_Obj * const *argvs );
  9631. @end example
  9632. Real Tcl is nearly identical. Although the newer versions have
  9633. introduced a byte-code parser and interpreter, but at the core, it
  9634. still operates in the same basic way.
  9635. @subsection FOR command implementation
  9636. To understand Tcl it is perhaps most helpful to see the FOR
  9637. command. Remember, it is a COMMAND not a control flow structure.
  9638. In Tcl there are two underlying C helper functions.
  9639. Remember Rule #1 - You are a string.
  9640. The @b{first} helper parses and executes commands found in an ascii
  9641. string. Commands can be separated by semicolons, or newlines. While
  9642. parsing, variables are expanded via the quoting rules.
  9643. The @b{second} helper evaluates an ascii string as a numerical
  9644. expression and returns a value.
  9645. Here is an example of how the @b{FOR} command could be
  9646. implemented. The pseudo code below does not show error handling.
  9647. @example
  9648. void Execute_AsciiString( void *interp, const char *string );
  9649. int Evaluate_AsciiExpression( void *interp, const char *string );
  9650. int
  9651. MyForCommand( void *interp,
  9652. int argc,
  9653. char **argv )
  9654. @{
  9655. if( argc != 5 )@{
  9656. SetResult( interp, "WRONG number of parameters");
  9657. return ERROR;
  9658. @}
  9659. // argv[0] = the ascii string just like C
  9660. // Execute the start statement.
  9661. Execute_AsciiString( interp, argv[1] );
  9662. // Top of loop test
  9663. for(;;)@{
  9664. i = Evaluate_AsciiExpression(interp, argv[2]);
  9665. if( i == 0 )
  9666. break;
  9667. // Execute the body
  9668. Execute_AsciiString( interp, argv[3] );
  9669. // Execute the LOOP part
  9670. Execute_AsciiString( interp, argv[4] );
  9671. @}
  9672. // Return no error
  9673. SetResult( interp, "" );
  9674. return SUCCESS;
  9675. @}
  9676. @end example
  9677. Every other command IF, WHILE, FORMAT, PUTS, EXPR, everything works
  9678. in the same basic way.
  9679. @section OpenOCD Tcl Usage
  9680. @subsection source and find commands
  9681. @b{Where:} In many configuration files
  9682. @* Example: @b{ source [find FILENAME] }
  9683. @*Remember the parsing rules
  9684. @enumerate
  9685. @item The @command{find} command is in square brackets,
  9686. and is executed with the parameter FILENAME. It should find and return
  9687. the full path to a file with that name; it uses an internal search path.
  9688. The RESULT is a string, which is substituted into the command line in
  9689. place of the bracketed @command{find} command.
  9690. (Don't try to use a FILENAME which includes the "#" character.
  9691. That character begins Tcl comments.)
  9692. @item The @command{source} command is executed with the resulting filename;
  9693. it reads a file and executes as a script.
  9694. @end enumerate
  9695. @subsection format command
  9696. @b{Where:} Generally occurs in numerous places.
  9697. @* Tcl has no command like @b{printf()}, instead it has @b{format}, which is really more like
  9698. @b{sprintf()}.
  9699. @b{Example}
  9700. @example
  9701. set x 6
  9702. set y 7
  9703. puts [format "The answer: %d" [expr $x * $y]]
  9704. @end example
  9705. @enumerate
  9706. @item The SET command creates 2 variables, X and Y.
  9707. @item The double [nested] EXPR command performs math
  9708. @* The EXPR command produces numerical result as a string.
  9709. @* Refer to Rule #1
  9710. @item The format command is executed, producing a single string
  9711. @* Refer to Rule #1.
  9712. @item The PUTS command outputs the text.
  9713. @end enumerate
  9714. @subsection Body or Inlined Text
  9715. @b{Where:} Various TARGET scripts.
  9716. @example
  9717. #1 Good
  9718. proc someproc @{@} @{
  9719. ... multiple lines of stuff ...
  9720. @}
  9721. $_TARGETNAME configure -event FOO someproc
  9722. #2 Good - no variables
  9723. $_TARGETNAME configure -event foo "this ; that;"
  9724. #3 Good Curly Braces
  9725. $_TARGETNAME configure -event FOO @{
  9726. puts "Time: [date]"
  9727. @}
  9728. #4 DANGER DANGER DANGER
  9729. $_TARGETNAME configure -event foo "puts \"Time: [date]\""
  9730. @end example
  9731. @enumerate
  9732. @item The $_TARGETNAME is an OpenOCD variable convention.
  9733. @*@b{$_TARGETNAME} represents the last target created, the value changes
  9734. each time a new target is created. Remember the parsing rules. When
  9735. the ascii text is parsed, the @b{$_TARGETNAME} becomes a simple string,
  9736. the name of the target which happens to be a TARGET (object)
  9737. command.
  9738. @item The 2nd parameter to the @option{-event} parameter is a TCBODY
  9739. @*There are 4 examples:
  9740. @enumerate
  9741. @item The TCLBODY is a simple string that happens to be a proc name
  9742. @item The TCLBODY is several simple commands separated by semicolons
  9743. @item The TCLBODY is a multi-line @{curly-brace@} quoted string
  9744. @item The TCLBODY is a string with variables that get expanded.
  9745. @end enumerate
  9746. In the end, when the target event FOO occurs the TCLBODY is
  9747. evaluated. Method @b{#1} and @b{#2} are functionally identical. For
  9748. Method @b{#3} and @b{#4} it is more interesting. What is the TCLBODY?
  9749. Remember the parsing rules. In case #3, @{curly-braces@} mean the
  9750. $VARS and [square-brackets] are expanded later, when the EVENT occurs,
  9751. and the text is evaluated. In case #4, they are replaced before the
  9752. ``Target Object Command'' is executed. This occurs at the same time
  9753. $_TARGETNAME is replaced. In case #4 the date will never
  9754. change. @{BTW: [date] is a bad example; at this writing,
  9755. Jim/OpenOCD does not have a date command@}
  9756. @end enumerate
  9757. @subsection Global Variables
  9758. @b{Where:} You might discover this when writing your own procs @* In
  9759. simple terms: Inside a PROC, if you need to access a global variable
  9760. you must say so. See also ``upvar''. Example:
  9761. @example
  9762. proc myproc @{ @} @{
  9763. set y 0 #Local variable Y
  9764. global x #Global variable X
  9765. puts [format "X=%d, Y=%d" $x $y]
  9766. @}
  9767. @end example
  9768. @section Other Tcl Hacks
  9769. @b{Dynamic variable creation}
  9770. @example
  9771. # Dynamically create a bunch of variables.
  9772. for @{ set x 0 @} @{ $x < 32 @} @{ set x [expr $x + 1]@} @{
  9773. # Create var name
  9774. set vn [format "BIT%d" $x]
  9775. # Make it a global
  9776. global $vn
  9777. # Set it.
  9778. set $vn [expr (1 << $x)]
  9779. @}
  9780. @end example
  9781. @b{Dynamic proc/command creation}
  9782. @example
  9783. # One "X" function - 5 uart functions.
  9784. foreach who @{A B C D E@}
  9785. proc [format "show_uart%c" $who] @{ @} "show_UARTx $who"
  9786. @}
  9787. @end example
  9788. @node License
  9789. @appendix The GNU Free Documentation License.
  9790. @include fdl.texi
  9791. @node OpenOCD Concept Index
  9792. @comment DO NOT use the plain word ``Index'', reason: CYGWIN filename
  9793. @comment case issue with ``Index.html'' and ``index.html''
  9794. @comment Occurs when creating ``--html --no-split'' output
  9795. @comment This fix is based on: http://sourceware.org/ml/binutils/2006-05/msg00215.html
  9796. @unnumbered OpenOCD Concept Index
  9797. @printindex cp
  9798. @node Command and Driver Index
  9799. @unnumbered Command and Driver Index
  9800. @printindex fn
  9801. @bye