You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 
 
 
 

205 lines
8.2 KiB

  1. #################################################################################################
  2. # #
  3. # Author: Gary Carlson (gcarlson@carlson-minot.com) #
  4. # Generated for Atmel AT91SAM9G20-EK evaluation board using Atmel SAM-ICE (J-Link) version 8. #
  5. # #
  6. #################################################################################################
  7. # Define basic characteristics for the CPU. The AT91SAM9G20 processor is a subtle variant of
  8. # the AT91SAM9260 and shares the same tap ID as it.
  9. set _CHIPNAME at91sam9g20
  10. set _ENDIAN little
  11. set _CPUTAPID 0x0792603f
  12. # Set reset type. Note that the AT91SAM9G20-EK board has the trst signal disconnected. In theory this script
  13. # therefore should require "srst_only". With some J-Link debuggers at least, "srst_only" causes a temporary USB
  14. # communication fault. This appears to be more likely attributed to an internal proprietary firmware quirk inside the
  15. # dongle itself. Using "trst_and_srst" works fine, however. So if you can't beat them -- join them. If you are using
  16. # something other the a J-Link dongle you may be able to change this back to "srst_only".
  17. reset_config trst_and_srst
  18. # Set up the CPU and generate a new jtag tap for AT91SAM9G20.
  19. jtag newtap $_CHIPNAME cpu -irlen 4 -ircapture 0x1 -irmask 0xf -expected-id $_CPUTAPID
  20. # Use caution changing the delays listed below. These seem to be affected by the board and type of
  21. # debugger dongle. A value of 200 ms seems to work reliably for the configuration listed in the file header above.
  22. jtag_nsrst_delay 200
  23. jtag_ntrst_delay 200
  24. # Set fallback clock to 1/6 of worst-case clock speed (which would be the 32.768 kHz slow clock).
  25. jtag_rclk 5
  26. set _TARGETNAME [format "%s.cpu" $_CHIPNAME]
  27. target create $_TARGETNAME arm926ejs -endian $_ENDIAN -chain-position $_TARGETNAME -variant arm926ejs
  28. # Establish internal SRAM memory work areas that are important to pre-bootstrap loaders, etc. The
  29. # AT91SAM9G20 has two SRAM areas, one starting at 0x00200000 and the other starting at 0x00300000.
  30. # Both areas are 16 kB long.
  31. $_TARGETNAME configure -work-area-virt 0 -work-area-phys 0x00200000 -work-area-size 0x4000 -work-area-backup 1
  32. $_TARGETNAME configure -work-area-virt 0 -work-area-phys 0x00300000 -work-area-size 0x4000 -work-area-backup 1
  33. # If you don't want to execute built-in boot rom code (and there are good reasons at times not to do that) in the
  34. # AT91SAM9 family, the microcontroller is a lump on a log without initialization. Because this family has
  35. # some powerful features, we want to have a special function that handles "reset init". To do this we declare
  36. # an event handler where these special activities can take place.
  37. scan_chain
  38. $_TARGETNAME configure -event reset-init {at91sam9g20_init}
  39. # NandFlash configuration and definition
  40. # Future TBD
  41. proc read_register {register} {
  42. set result ""
  43. ocd_mem2array result 32 $register 1
  44. return $result(0)
  45. }
  46. proc at91sam9g20_init { } {
  47. # At reset AT91SAM9G20 chip runs on slow clock (32.768 kHz). To shift over to a normal clock requires
  48. # a number of steps that must be carefully performed. The process outline below follows the
  49. # recommended procedure outlined in the AT91SAM9G20 technical manual.
  50. #
  51. # Several key and very important things to keep in mind:
  52. # The SDRAM parts used currently on the Atmel evaluation board are -75 grade parts. This
  53. # means the master clock (MCLK) must be at or below 133 MHz or timing errors will occur. The processor
  54. # core can operate up to 400 MHz and therefore PCLK must be at or below this to function properly.
  55. jtag_khz 2 # Slow-speed oscillator enabled at reset, so run jtag speed slow.
  56. halt # Make sure processor is halted, or error will result in following steps.
  57. mww 0xfffffd08 0xa5000501 # RSTC_MR : enable user reset.
  58. mww 0xfffffd44 0x00008000 # WDT_MR : disable watchdog.
  59. # Enable the main 18.432 MHz oscillator in CKGR_MOR register.
  60. # Wait for MOSCS in PMC_SR to assert indicating oscillator is again stable after change to CKGR_MOR.
  61. mww 0xfffffc20 0x00004001
  62. while { [expr [read_register 0xfffffc68] & 0x01] != 1 } { sleep 1 }
  63. # Set PLLA Register for 792.576 MHz (divider: bypass, multiplier: 43).
  64. # Wait for LOCKA signal in PMC_SR to assert indicating PLLA is stable.
  65. mww 0xfffffc28 0x202a3f01
  66. while { [expr [read_register 0xfffffc68] & 0x02] != 2 } { sleep 1 }
  67. # Set master system clock prescaler divide by 6 and processor clock divide by 2 in PMC_MCKR.
  68. # Wait for MCKRDY signal from PMC_SR to assert.
  69. mww 0xfffffc30 0x00000101
  70. while { [expr [read_register 0xfffffc68] & 0x08] != 8 } { sleep 1 }
  71. # Now change PMC_MCKR register to select PLLA.
  72. # Wait for MCKRDY signal from PMC_SR to assert.
  73. mww 0xfffffc30 0x00001302
  74. while { [expr [read_register 0xfffffc68] & 0x08] != 8 } { sleep 1 }
  75. # Processor and master clocks are now operating and stable at maximum frequency possible:
  76. # -> MCLK = 132.096 MHz
  77. # -> PCLK = 396.288 MHz
  78. # Switch over to adaptive clocking.
  79. jtag_khz 0
  80. # Enable faster DCC downloads.
  81. arm7_9 dcc_downloads enable
  82. # To be able to use external SDRAM, several peripheral configuration registers must
  83. # be modified. The first change is made to PIO_ASR to select peripheral functions
  84. # for D15 through D31. The second change is made to the PIO_PDR register to disable
  85. # this for D15 through D31.
  86. mww 0xfffff870 0xffff0000
  87. mww 0xfffff804 0xffff0000
  88. # The EBI chip select register EBI_CS must be specifically configured to enable the internal SDRAM controller
  89. # using CS1. Additionally we want CS3 assigned to NandFlash. Also VDDIO is connected physically on
  90. # the board to the 3.3 VDC power supply so set the appropriate register bit to notify the micrcontroller.
  91. mww 0xffffef1c 0x000100a
  92. # The AT91SAM9G20-EK evaluation board has built-in NandFlash. The exact physical timing characteristics
  93. # for the memory type used on the current board (MT29F2G08AACWP) can be established by setting
  94. # four registers in order: SMC_SETUP3, SMC_PULSE3, SMC_CYCLE3, and SMC_MODE3.
  95. mww 0xffffec30 0x00020002
  96. mww 0xffffec34 0x04040404
  97. mww 0xffffec38 0x00070007
  98. mww 0xffffec3c 0x00030003
  99. # Identify NandFlash bank 0. Disabled at the moment because a memory driver is not yet complete.
  100. # nand probe 0
  101. # Now setup SDRAM. This is tricky and configuration is very important for reliability! The current calculations
  102. # are based on 2 x Micron MT48LC16M16A2-75 memory (4 M x 16 bit x 4 banks). If you use this file as a reference
  103. # for a new board that uses different SDRAM devices or clock rates, you need to recalculate the value inserted
  104. # into the SDRAM_CR register. Using the memory datasheet for the -75 grade part and assuming a master clock
  105. # of 132.096 MHz then the SDCLK period is equal to 7.6 ns. This means the device requires:
  106. #
  107. # CAS latency = 3 cycles
  108. # TXSR = 10 cycles
  109. # TRAS = 6 cycles
  110. # TRCD = 3 cycles
  111. # TRP = 3 cycles
  112. # TRC = 9 cycles
  113. # TWR = 2 cycles
  114. # 9 column, 13 row, 4 banks
  115. # refresh equal to or less then 7.8 us for commerical/industrial rated devices
  116. #
  117. # Thus SDRAM_CR = 0xa6339279
  118. mww 0xffffea08 0xa6339279
  119. # Next issue a 'NOP' command through the SDRAMC_MR register followed by writing a zero value into
  120. # the starting memory location for the SDRAM.
  121. mww 0xffffea00 0x00000001
  122. mww 0x20000000 0
  123. # Issue an 'All Banks Precharge' command through the SDRAMC_MR register followed by writing a zero
  124. # value into the starting memory location for the SDRAM.
  125. mww 0xffffea00 0x00000002
  126. mww 0x20000000 0
  127. # Now issue an 'Auto-Refresh' command through the SDRAMC_MR register. Follow this operation by writing
  128. # zero values eight times into the starting memory location for the SDRAM.
  129. mww 0xffffea00 0x4
  130. mww 0x20000000 0
  131. mww 0x20000000 0
  132. mww 0x20000000 0
  133. mww 0x20000000 0
  134. mww 0x20000000 0
  135. mww 0x20000000 0
  136. mww 0x20000000 0
  137. mww 0x20000000 0
  138. # Almost done, so next issue a 'Load Mode Register' command followed by a zero value write to the
  139. # the starting memory location for the SDRAM.
  140. mww 0xffffea00 0x3
  141. mww 0x20000000 0
  142. # Signal normal mode using the SDRAMC_MR register and follow with a zero value write the the starting
  143. # memory location for the SDRAM.
  144. mww 0xffffea00 0x0
  145. mww 0x20000000 0
  146. # Finally set the refresh rate to about every 7 us (7.5 ns x 924 cycles).
  147. mww 0xffffea04 0x0000039c
  148. }