You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 
 
 
 

58 lines
2.0 KiB

  1. # Atheros AR71xx MIPS 24Kc SoC.
  2. # tested on PB44 refererence board
  3. jtag_nsrst_delay 100
  4. jtag_ntrst_delay 100
  5. reset_config trst_and_srst
  6. set CHIPNAME ar71xx
  7. jtag newtap $CHIPNAME cpu -irlen 5 -ircapture 0x1 -irmask 0x1f -expected-id 1
  8. set TARGETNAME [format "%s.cpu" $CHIPNAME]
  9. target create $TARGETNAME mips_m4k -endian big -chain-position $TARGETNAME
  10. $TARGETNAME configure -event reset-halt-post {
  11. #setup PLL to lowest common denominator 300/300/150 setting
  12. mww 0xb8050000 0x000f40a3 # reset val + CPU:3 DDR:3 AHB:0
  13. mww 0xb8050000 0x800f40a3 # send to PLL
  14. #next command will reset for PLL changes to take effect
  15. mww 0xb8050008 3 # set reset_switch and clock_switch (resets SoC)
  16. }
  17. $TARGETNAME configure -event reset-init {
  18. #complete pll initialization
  19. mww 0xb8050000 0x800f0080 # set sw_update bit
  20. mww 0xb8050008 0 # clear reset_switch bit
  21. mww 0xb8050000 0x800f00e8 # clr pwrdwn & bypass
  22. mww 0xb8050008 1 # set clock_switch bit
  23. sleep 1 # wait for lock
  24. # Setup DDR config and flash mapping
  25. mww 0xb8000000 0xefbc8cd0 # DDR cfg cdl val (rst: 0x5bfc8d0)
  26. mww 0xb8000004 0x8e7156a2 # DDR cfg2 cdl val (rst: 0x80d106a8)
  27. mww 0xb8000010 8 # force precharge all banks
  28. mww 0xb8000010 1 # force EMRS update cycle
  29. mww 0xb800000c 0 # clr ext. mode register
  30. mww 0xb8000010 2 # force auto refresh all banks
  31. mww 0xb8000010 8 # force precharge all banks
  32. mww 0xb8000008 0x31 # set DDR mode value CAS=3
  33. mww 0xb8000010 1 # force EMRS update cycle
  34. mww 0xb8000014 0x461b # DDR refresh value
  35. mww 0xb8000018 0xffff # DDR Read Data This Cycle value (16bit: 0xffff)
  36. mww 0xb800001c 0x7 # delay added to the DQS line (normal = 7)
  37. mww 0xb8000020 0
  38. mww 0xb8000024 0
  39. mww 0xb8000028 0
  40. }
  41. # setup working area somewhere in RAM
  42. $TARGETNAME configure -work-area-phys 0xa0600000 -work-area-size 0x20000
  43. # serial SPI capable flash
  44. # flash bank <driver> <base> <size> <chip_width> <bus_width>