You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 
 
 
 

102 lines
3.2 KiB

  1. /***************************************************************************
  2. * Copyright (C) 2005, 2006 by Dominic Rath *
  3. * Dominic.Rath@gmx.de *
  4. * *
  5. * This program is free software; you can redistribute it and/or modify *
  6. * it under the terms of the GNU General Public License as published by *
  7. * the Free Software Foundation; either version 2 of the License, or *
  8. * (at your option) any later version. *
  9. * *
  10. * This program is distributed in the hope that it will be useful, *
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of *
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
  13. * GNU General Public License for more details. *
  14. * *
  15. * You should have received a copy of the GNU General Public License *
  16. * along with this program; if not, write to the *
  17. * Free Software Foundation, Inc., *
  18. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
  19. ***************************************************************************/
  20. #ifndef EMBEDDED_ICE_H
  21. #define EMBEDDED_ICE_H
  22. #include "target.h"
  23. #include "register.h"
  24. #include "arm_jtag.h"
  25. #include "arm7_9_common.h"
  26. enum
  27. {
  28. EICE_DBG_CTRL = 0,
  29. EICE_DBG_STAT = 1,
  30. EICE_COMMS_CTRL = 2,
  31. EICE_COMMS_DATA = 3,
  32. EICE_W0_ADDR_VALUE = 4,
  33. EICE_W0_ADDR_MASK = 5,
  34. EICE_W0_DATA_VALUE = 6,
  35. EICE_W0_DATA_MASK = 7,
  36. EICE_W0_CONTROL_VALUE = 8,
  37. EICE_W0_CONTROL_MASK = 9,
  38. EICE_W1_ADDR_VALUE = 10,
  39. EICE_W1_ADDR_MASK = 11,
  40. EICE_W1_DATA_VALUE = 12,
  41. EICE_W1_DATA_MASK = 13,
  42. EICE_W1_CONTROL_VALUE = 14,
  43. EICE_W1_CONTROL_MASK = 15,
  44. EICE_VEC_CATCH = 16
  45. };
  46. enum
  47. {
  48. EICE_DBG_CONTROL_ICEDIS = 5,
  49. EICE_DBG_CONTROL_MONEN = 4,
  50. EICE_DBG_CONTROL_INTDIS = 2,
  51. EICE_DBG_CONTROL_DBGRQ = 1,
  52. EICE_DBG_CONTROL_DBGACK = 0,
  53. };
  54. enum
  55. {
  56. EICE_DBG_STATUS_IJBIT = 5,
  57. EICE_DBG_STATUS_ITBIT = 4,
  58. EICE_DBG_STATUS_SYSCOMP = 3,
  59. EICE_DBG_STATUS_IFEN = 2,
  60. EICE_DBG_STATUS_DBGRQ = 1,
  61. EICE_DBG_STATUS_DBGACK = 0
  62. };
  63. enum
  64. {
  65. EICE_W_CTRL_ENABLE = 0x100,
  66. EICE_W_CTRL_RANGE = 0x80,
  67. EICE_W_CTRL_CHAIN = 0x40,
  68. EICE_W_CTRL_EXTERN = 0x20,
  69. EICE_W_CTRL_nTRANS = 0x10,
  70. EICE_W_CTRL_nOPC = 0x8,
  71. EICE_W_CTRL_MAS = 0x6,
  72. EICE_W_CTRL_ITBIT = 0x2,
  73. EICE_W_CTRL_nRW = 0x1
  74. };
  75. enum
  76. {
  77. EICE_COMM_CTRL_WBIT = 1,
  78. EICE_COMM_CTRL_RBIT = 0
  79. };
  80. typedef struct embeddedice_reg_s
  81. {
  82. int addr;
  83. arm_jtag_t *jtag_info;
  84. } embeddedice_reg_t;
  85. extern reg_cache_t* embeddedice_build_reg_cache(target_t *target, arm7_9_common_t *arm7_9);
  86. extern int embeddedice_read_reg(reg_t *reg);
  87. extern int embeddedice_write_reg(reg_t *reg, u32 value);
  88. extern int embeddedice_read_reg_w_check(reg_t *reg, u8* check_value, u8* check_mask);
  89. extern int embeddedice_store_reg(reg_t *reg);
  90. extern int embeddedice_set_reg(reg_t *reg, u32 value);
  91. extern int embeddedice_set_reg_w_exec(reg_t *reg, u8 *buf);
  92. #endif /* EMBEDDED_ICE_H */