You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 
 
 
 

302 lines
10 KiB

  1. /***************************************************************************
  2. * Copyright (C) 2007-2008 by unsik Kim <donari75@gmail.com> *
  3. * *
  4. * This program is free software; you can redistribute it and/or modify *
  5. * it under the terms of the GNU General Public License as published by *
  6. * the Free Software Foundation; either version 2 of the License, or *
  7. * (at your option) any later version. *
  8. * *
  9. * This program is distributed in the hope that it will be useful, *
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of *
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
  12. * GNU General Public License for more details. *
  13. * *
  14. * You should have received a copy of the GNU General Public License *
  15. * along with this program; if not, write to the *
  16. * Free Software Foundation, Inc., *
  17. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
  18. ***************************************************************************/
  19. #ifndef _MFLASH_H
  20. #define _MFLASH_H
  21. struct command_context;
  22. typedef unsigned long mg_io_uint32;
  23. typedef unsigned short mg_io_uint16;
  24. typedef unsigned char mg_io_uint8;
  25. struct mflash_gpio_num
  26. {
  27. char port[2];
  28. signed short num;
  29. };
  30. struct mflash_gpio_drv
  31. {
  32. char *name;
  33. int (*set_gpio_to_output) (struct mflash_gpio_num gpio);
  34. int (*set_gpio_output_val) (struct mflash_gpio_num gpio, uint8_t val);
  35. };
  36. typedef struct _mg_io_type_drv_info {
  37. mg_io_uint16 general_configuration; /* 00 */
  38. mg_io_uint16 number_of_cylinders; /* 01 */
  39. mg_io_uint16 reserved1; /* 02 */
  40. mg_io_uint16 number_of_heads; /* 03 */
  41. mg_io_uint16 unformatted_bytes_per_track; /* 04 */
  42. mg_io_uint16 unformatted_bytes_per_sector; /* 05 */
  43. mg_io_uint16 sectors_per_track; /* 06 */
  44. mg_io_uint16 vendor_unique1[3]; /* 07/08/09 */
  45. mg_io_uint8 serial_number[20]; /* 10~19 */
  46. mg_io_uint16 buffer_type; /* 20 */
  47. mg_io_uint16 buffer_sector_size; /* 21 */
  48. mg_io_uint16 number_of_ecc_bytes; /* 22 */
  49. mg_io_uint8 firmware_revision[8]; /* 23~26 */
  50. mg_io_uint8 model_number[40]; /* 27 */
  51. mg_io_uint8 maximum_block_transfer; /* 47 low byte */
  52. mg_io_uint8 vendor_unique2; /* 47 high byte */
  53. mg_io_uint16 dword_io; /* 48 */
  54. mg_io_uint16 capabilities; /* 49 */
  55. mg_io_uint16 reserved2; /* 50 */
  56. mg_io_uint8 vendor_unique3; /* 51 low byte */
  57. mg_io_uint8 pio_cycle_timing_mode; /* 51 high byte */
  58. mg_io_uint8 vendor_unique4; /* 52 low byte */
  59. mg_io_uint8 dma_cycle_timing_mode; /* 52 high byte */
  60. mg_io_uint16 translation_fields_valid; /* 53 (low bit) */
  61. mg_io_uint16 number_of_current_cylinders; /* 54 */
  62. mg_io_uint16 number_of_current_heads; /* 55 */
  63. mg_io_uint16 current_sectors_per_track; /* 56 */
  64. mg_io_uint16 current_sector_capacity_lo; /* 57 & 58 */
  65. mg_io_uint16 current_sector_capacity_hi; /* 57 & 58 */
  66. mg_io_uint8 multi_sector_count; /* 59 low */
  67. mg_io_uint8 multi_sector_setting_valid; /* 59 high (low bit) */
  68. mg_io_uint16 total_user_addressable_sectors_lo; /* 60 & 61 */
  69. mg_io_uint16 total_user_addressable_sectors_hi; /* 60 & 61 */
  70. mg_io_uint8 single_dma_modes_supported; /* 62 low byte */
  71. mg_io_uint8 single_dma_transfer_active; /* 62 high byte */
  72. mg_io_uint8 multi_dma_modes_supported; /* 63 low byte */
  73. mg_io_uint8 multi_dma_transfer_active; /* 63 high byte */
  74. mg_io_uint16 adv_pio_mode;
  75. mg_io_uint16 min_dma_cyc;
  76. mg_io_uint16 recommend_dma_cyc;
  77. mg_io_uint16 min_pio_cyc_no_iordy;
  78. mg_io_uint16 min_pio_cyc_with_iordy;
  79. mg_io_uint8 reserved3[22];
  80. mg_io_uint16 major_ver_num;
  81. mg_io_uint16 minor_ver_num;
  82. mg_io_uint16 feature_cmd_set_suprt0;
  83. mg_io_uint16 feature_cmd_set_suprt1;
  84. mg_io_uint16 feature_cmd_set_suprt2;
  85. mg_io_uint16 feature_cmd_set_en0;
  86. mg_io_uint16 feature_cmd_set_en1;
  87. mg_io_uint16 feature_cmd_set_en2;
  88. mg_io_uint16 reserved4;
  89. mg_io_uint16 req_time_for_security_er_done;
  90. mg_io_uint16 req_time_for_enhan_security_er_done;
  91. mg_io_uint16 adv_pwr_mgm_lvl_val;
  92. mg_io_uint16 reserved5;
  93. mg_io_uint16 re_of_hw_rst;
  94. mg_io_uint8 reserved6[68];
  95. mg_io_uint16 security_stas;
  96. mg_io_uint8 vendor_uniq_bytes[62];
  97. mg_io_uint16 cfa_pwr_mode;
  98. mg_io_uint8 reserved7[186];
  99. mg_io_uint16 scts_per_secure_data_unit;
  100. mg_io_uint16 integrity_word;
  101. } mg_io_type_drv_info;
  102. typedef struct _mg_pll_t
  103. {
  104. unsigned int lock_cyc;
  105. unsigned short feedback_div; /* 9bit divider */
  106. unsigned char input_div; /* 5bit divider */
  107. unsigned char output_div; /* 2bit divider */
  108. } mg_pll_t;
  109. struct mg_drv_info {
  110. mg_io_type_drv_info drv_id;
  111. uint32_t tot_sects;
  112. };
  113. struct mflash_bank
  114. {
  115. uint32_t base;
  116. struct mflash_gpio_num rst_pin;
  117. struct mflash_gpio_drv *gpio_drv;
  118. struct target *target;
  119. struct mg_drv_info *drv_info;
  120. };
  121. int mflash_register_commands(struct command_context *cmd_ctx);
  122. int mflash_init_drivers(struct command_context *cmd_ctx);
  123. #define MG_MFLASH_SECTOR_SIZE (0x200) /* 512Bytes = 2^9 */
  124. #define MG_MFLASH_SECTOR_SIZE_MASK (0x200-1)
  125. #define MG_MFLASH_SECTOR_SIZE_SHIFT (9)
  126. #define MG_BUFFER_OFFSET 0x8000
  127. #define MG_REG_OFFSET 0xC000
  128. #define MG_REG_FEATURE 0x2 /* write case */
  129. #define MG_REG_ERROR 0x2 /* read case */
  130. #define MG_REG_SECT_CNT 0x4
  131. #define MG_REG_SECT_NUM 0x6
  132. #define MG_REG_CYL_LOW 0x8
  133. #define MG_REG_CYL_HIGH 0xA
  134. #define MG_REG_DRV_HEAD 0xC
  135. #define MG_REG_COMMAND 0xE /* write case */
  136. #define MG_REG_STATUS 0xE /* read case */
  137. #define MG_REG_DRV_CTRL 0x10
  138. #define MG_REG_BURST_CTRL 0x12
  139. #define MG_OEM_DISK_WAIT_TIME_LONG 15000 /* msec */
  140. #define MG_OEM_DISK_WAIT_TIME_NORMAL 3000 /* msec */
  141. #define MG_OEM_DISK_WAIT_TIME_SHORT 1000 /* msec */
  142. #define MG_PLL_CLK_OUT 66000000.0 /* 66Mhz */
  143. #define MG_PLL_MAX_FEEDBACKDIV_VAL 512
  144. #define MG_PLL_MAX_INPUTDIV_VAL 32
  145. #define MG_PLL_MAX_OUTPUTDIV_VAL 4
  146. #define MG_PLL_STD_INPUTCLK 12000000.0 /* 12Mhz */
  147. #define MG_PLL_STD_LOCKCYCLE 10000
  148. #define MG_UNLOCK_OTP_AREA 0xFF
  149. #define MG_FILEIO_CHUNK 1048576
  150. #define ERROR_MG_IO (-1600)
  151. #define ERROR_MG_TIMEOUT (-1601)
  152. #define ERROR_MG_INVALID_PLL (-1603)
  153. #define ERROR_MG_INTERFACE (-1604)
  154. #define ERROR_MG_INVALID_OSC (-1605)
  155. #define ERROR_MG_UNSUPPORTED_SOC (-1606)
  156. typedef enum _mg_io_type_wait{
  157. mg_io_wait_bsy = 1,
  158. mg_io_wait_not_bsy = 2,
  159. mg_io_wait_rdy = 3,
  160. mg_io_wait_drq = 4, /* wait for data request */
  161. mg_io_wait_drq_noerr = 5, /* wait for DRQ but ignore the error status bit */
  162. mg_io_wait_rdy_noerr = 6 /* wait for ready, but ignore error status bit */
  163. } mg_io_type_wait;
  164. /*= "Status Register" bit masks. */
  165. typedef enum _mg_io_type_rbit_status{
  166. mg_io_rbit_status_error = 0x01, /* error bit in status register */
  167. mg_io_rbit_status_corrected_error = 0x04, /* corrected error in status register */
  168. mg_io_rbit_status_data_req = 0x08, /* data request bit in status register */
  169. mg_io_rbit_status_seek_done = 0x10, /* DSC - Drive Seek Complete */
  170. mg_io_rbit_status_write_fault = 0x20, /* DWF - Drive Write Fault */
  171. mg_io_rbit_status_ready = 0x40,
  172. mg_io_rbit_status_busy = 0x80
  173. } mg_io_type_rbit_status;
  174. /*= "Error Register" bit masks. */
  175. typedef enum _mg_io_type_rbit_error{
  176. mg_io_rbit_err_general = 0x01,
  177. mg_io_rbit_err_aborted = 0x04,
  178. mg_io_rbit_err_bad_sect_num = 0x10,
  179. mg_io_rbit_err_uncorrectable = 0x40,
  180. mg_io_rbit_err_bad_block = 0x80
  181. } mg_io_type_rbit_error;
  182. /* = "Device Control Register" bit. */
  183. typedef enum _mg_io_type_rbit_devc{
  184. mg_io_rbit_devc_intr = 0x02, /* interrupt enable bit (1:disable, 0:enable) */
  185. mg_io_rbit_devc_srst = 0x04 /* softwrae reset bit (1:assert, 0:de-assert) */
  186. } mg_io_type_rbit_devc;
  187. /* "Drive Select/Head Register" values. */
  188. typedef enum _mg_io_type_rval_dev{
  189. mg_io_rval_dev_must_be_on = 0x80, /* These 1 bits are always on */
  190. mg_io_rval_dev_drv_master = (0x00 | mg_io_rval_dev_must_be_on), /* Master */
  191. mg_io_rval_dev_drv_slave0 = (0x10 | mg_io_rval_dev_must_be_on), /* Slave0 */
  192. mg_io_rval_dev_drv_slave1 = (0x20 | mg_io_rval_dev_must_be_on), /* Slave1 */
  193. mg_io_rval_dev_drv_slave2 = (0x30 | mg_io_rval_dev_must_be_on), /* Slave2 */
  194. mg_io_rval_dev_lba_mode = (0x40 | mg_io_rval_dev_must_be_on)
  195. } mg_io_type_rval_dev;
  196. typedef enum _mg_io_type_cmd
  197. {
  198. mg_io_cmd_read =0x20,
  199. mg_io_cmd_write =0x30,
  200. mg_io_cmd_setmul =0xC6,
  201. mg_io_cmd_readmul =0xC4,
  202. mg_io_cmd_writemul =0xC5,
  203. mg_io_cmd_idle =0x97, /* 0xE3 */
  204. mg_io_cmd_idle_immediate =0x95, /* 0xE1 */
  205. mg_io_cmd_setsleep =0x99, /* 0xE6 */
  206. mg_io_cmd_stdby =0x96, /* 0xE2 */
  207. mg_io_cmd_stdby_immediate =0x94, /* 0xE0 */
  208. mg_io_cmd_identify =0xEC,
  209. mg_io_cmd_set_feature =0xEF,
  210. mg_io_cmd_confirm_write =0x3C,
  211. mg_io_cmd_confirm_read =0x40,
  212. mg_io_cmd_wakeup =0xC3
  213. } mg_io_type_cmd;
  214. typedef enum _mg_feature_id
  215. {
  216. mg_feature_id_transmode = 0x3
  217. } mg_feature_id;
  218. typedef enum _mg_feature_val
  219. {
  220. mg_feature_val_trans_default = 0x0,
  221. mg_feature_val_trans_vcmd = 0x3,
  222. mg_feature_val_trand_vcmds = 0x2
  223. } mg_feature_val;
  224. typedef enum _mg_vcmd
  225. {
  226. mg_vcmd_update_xipinfo = 0xFA, /* FWPATCH commmand through IOM I/O */
  227. mg_vcmd_verify_fwpatch = 0xFB, /* FWPATCH commmand through IOM I/O */
  228. mg_vcmd_update_stgdrvinfo = 0xFC, /* IOM identificatin info program command */
  229. mg_vcmd_prep_fwpatch = 0xFD, /* FWPATCH commmand through IOM I/O */
  230. mg_vcmd_exe_fwpatch = 0xFE, /* FWPATCH commmand through IOM I/O */
  231. mg_vcmd_wr_pll = 0x8B,
  232. mg_vcmd_purge_nand = 0x8C, /* Only for Seagle */
  233. mg_vcmd_lock_otp = 0x8D,
  234. mg_vcmd_rd_otp = 0x8E,
  235. mg_vcmd_wr_otp = 0x8F
  236. } mg_vcmd;
  237. typedef enum _mg_opmode
  238. {
  239. mg_op_mode_xip = 1, /* TRUE XIP */
  240. mg_op_mode_snd = 2, /* BOOT + Storage */
  241. mg_op_mode_stg = 0 /* Only Storage */
  242. } mg_opmode;
  243. #endif