You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 
 
 
 

1982 lines
55 KiB

  1. /***************************************************************************
  2. * Copyright (C) 2005 by Dominic Rath *
  3. * Dominic.Rath@gmx.de *
  4. * *
  5. * Copyright (C) 2006 by Magnus Lundin *
  6. * lundin@mlu.mine.nu *
  7. * *
  8. * Copyright (C) 2008 by Spencer Oliver *
  9. * spen@spen-soft.co.uk *
  10. * *
  11. * This program is free software; you can redistribute it and/or modify *
  12. * it under the terms of the GNU General Public License as published by *
  13. * the Free Software Foundation; either version 2 of the License, or *
  14. * (at your option) any later version. *
  15. * *
  16. * This program is distributed in the hope that it will be useful, *
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of *
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
  19. * GNU General Public License for more details. *
  20. * *
  21. * You should have received a copy of the GNU General Public License *
  22. * along with this program; if not, write to the *
  23. * Free Software Foundation, Inc., *
  24. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
  25. * *
  26. * *
  27. * Cortex-M3(tm) TRM, ARM DDI 0337E (r1p1) and 0337G (r2p0) *
  28. * *
  29. ***************************************************************************/
  30. #ifdef HAVE_CONFIG_H
  31. #include "config.h"
  32. #endif
  33. #include "breakpoints.h"
  34. #include "cortex_m3.h"
  35. #include "target_request.h"
  36. #include "target_type.h"
  37. #include "arm_disassembler.h"
  38. #include "register.h"
  39. /* NOTE: most of this should work fine for the Cortex-M1 and
  40. * Cortex-M0 cores too, although they're ARMv6-M not ARMv7-M.
  41. */
  42. /* forward declarations */
  43. static int cortex_m3_set_breakpoint(struct target *target, struct breakpoint *breakpoint);
  44. static int cortex_m3_unset_breakpoint(struct target *target, struct breakpoint *breakpoint);
  45. static void cortex_m3_enable_watchpoints(struct target *target);
  46. static int cortex_m3_store_core_reg_u32(struct target *target,
  47. enum armv7m_regtype type, uint32_t num, uint32_t value);
  48. #ifdef ARMV7_GDB_HACKS
  49. extern uint8_t armv7m_gdb_dummy_cpsr_value[];
  50. extern struct reg armv7m_gdb_dummy_cpsr_reg;
  51. #endif
  52. static int cortexm3_dap_read_coreregister_u32(struct swjdp_common *swjdp,
  53. uint32_t *value, int regnum)
  54. {
  55. int retval;
  56. uint32_t dcrdr;
  57. /* because the DCB_DCRDR is used for the emulated dcc channel
  58. * we have to save/restore the DCB_DCRDR when used */
  59. mem_ap_read_u32(swjdp, DCB_DCRDR, &dcrdr);
  60. swjdp->trans_mode = TRANS_MODE_COMPOSITE;
  61. /* mem_ap_write_u32(swjdp, DCB_DCRSR, regnum); */
  62. dap_setup_accessport(swjdp, CSW_32BIT | CSW_ADDRINC_OFF, DCB_DCRSR & 0xFFFFFFF0);
  63. dap_ap_write_reg_u32(swjdp, AP_REG_BD0 | (DCB_DCRSR & 0xC), regnum);
  64. /* mem_ap_read_u32(swjdp, DCB_DCRDR, value); */
  65. dap_setup_accessport(swjdp, CSW_32BIT | CSW_ADDRINC_OFF, DCB_DCRDR & 0xFFFFFFF0);
  66. dap_ap_read_reg_u32(swjdp, AP_REG_BD0 | (DCB_DCRDR & 0xC), value);
  67. retval = swjdp_transaction_endcheck(swjdp);
  68. /* restore DCB_DCRDR - this needs to be in a seperate
  69. * transaction otherwise the emulated DCC channel breaks */
  70. if (retval == ERROR_OK)
  71. retval = mem_ap_write_atomic_u32(swjdp, DCB_DCRDR, dcrdr);
  72. return retval;
  73. }
  74. static int cortexm3_dap_write_coreregister_u32(struct swjdp_common *swjdp,
  75. uint32_t value, int regnum)
  76. {
  77. int retval;
  78. uint32_t dcrdr;
  79. /* because the DCB_DCRDR is used for the emulated dcc channel
  80. * we have to save/restore the DCB_DCRDR when used */
  81. mem_ap_read_u32(swjdp, DCB_DCRDR, &dcrdr);
  82. swjdp->trans_mode = TRANS_MODE_COMPOSITE;
  83. /* mem_ap_write_u32(swjdp, DCB_DCRDR, core_regs[i]); */
  84. dap_setup_accessport(swjdp, CSW_32BIT | CSW_ADDRINC_OFF, DCB_DCRDR & 0xFFFFFFF0);
  85. dap_ap_write_reg_u32(swjdp, AP_REG_BD0 | (DCB_DCRDR & 0xC), value);
  86. /* mem_ap_write_u32(swjdp, DCB_DCRSR, i | DCRSR_WnR); */
  87. dap_setup_accessport(swjdp, CSW_32BIT | CSW_ADDRINC_OFF, DCB_DCRSR & 0xFFFFFFF0);
  88. dap_ap_write_reg_u32(swjdp, AP_REG_BD0 | (DCB_DCRSR & 0xC), regnum | DCRSR_WnR);
  89. retval = swjdp_transaction_endcheck(swjdp);
  90. /* restore DCB_DCRDR - this needs to be in a seperate
  91. * transaction otherwise the emulated DCC channel breaks */
  92. if (retval == ERROR_OK)
  93. retval = mem_ap_write_atomic_u32(swjdp, DCB_DCRDR, dcrdr);
  94. return retval;
  95. }
  96. static int cortex_m3_write_debug_halt_mask(struct target *target,
  97. uint32_t mask_on, uint32_t mask_off)
  98. {
  99. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  100. struct swjdp_common *swjdp = &cortex_m3->armv7m.swjdp_info;
  101. /* mask off status bits */
  102. cortex_m3->dcb_dhcsr &= ~((0xFFFF << 16) | mask_off);
  103. /* create new register mask */
  104. cortex_m3->dcb_dhcsr |= DBGKEY | C_DEBUGEN | mask_on;
  105. return mem_ap_write_atomic_u32(swjdp, DCB_DHCSR, cortex_m3->dcb_dhcsr);
  106. }
  107. static int cortex_m3_clear_halt(struct target *target)
  108. {
  109. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  110. struct swjdp_common *swjdp = &cortex_m3->armv7m.swjdp_info;
  111. /* clear step if any */
  112. cortex_m3_write_debug_halt_mask(target, C_HALT, C_STEP);
  113. /* Read Debug Fault Status Register */
  114. mem_ap_read_atomic_u32(swjdp, NVIC_DFSR, &cortex_m3->nvic_dfsr);
  115. /* Clear Debug Fault Status */
  116. mem_ap_write_atomic_u32(swjdp, NVIC_DFSR, cortex_m3->nvic_dfsr);
  117. LOG_DEBUG(" NVIC_DFSR 0x%" PRIx32 "", cortex_m3->nvic_dfsr);
  118. return ERROR_OK;
  119. }
  120. static int cortex_m3_single_step_core(struct target *target)
  121. {
  122. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  123. struct swjdp_common *swjdp = &cortex_m3->armv7m.swjdp_info;
  124. uint32_t dhcsr_save;
  125. /* backup dhcsr reg */
  126. dhcsr_save = cortex_m3->dcb_dhcsr;
  127. /* mask interrupts if not done already */
  128. if (!(cortex_m3->dcb_dhcsr & C_MASKINTS))
  129. mem_ap_write_atomic_u32(swjdp, DCB_DHCSR, DBGKEY | C_MASKINTS | C_HALT | C_DEBUGEN);
  130. mem_ap_write_atomic_u32(swjdp, DCB_DHCSR, DBGKEY | C_MASKINTS | C_STEP | C_DEBUGEN);
  131. LOG_DEBUG(" ");
  132. /* restore dhcsr reg */
  133. cortex_m3->dcb_dhcsr = dhcsr_save;
  134. cortex_m3_clear_halt(target);
  135. return ERROR_OK;
  136. }
  137. static int cortex_m3_endreset_event(struct target *target)
  138. {
  139. int i;
  140. uint32_t dcb_demcr;
  141. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  142. struct swjdp_common *swjdp = &cortex_m3->armv7m.swjdp_info;
  143. struct cortex_m3_fp_comparator *fp_list = cortex_m3->fp_comparator_list;
  144. struct cortex_m3_dwt_comparator *dwt_list = cortex_m3->dwt_comparator_list;
  145. mem_ap_read_atomic_u32(swjdp, DCB_DEMCR, &dcb_demcr);
  146. LOG_DEBUG("DCB_DEMCR = 0x%8.8" PRIx32 "",dcb_demcr);
  147. /* this regsiter is used for emulated dcc channel */
  148. mem_ap_write_u32(swjdp, DCB_DCRDR, 0);
  149. /* Enable debug requests */
  150. mem_ap_read_atomic_u32(swjdp, DCB_DHCSR, &cortex_m3->dcb_dhcsr);
  151. if (!(cortex_m3->dcb_dhcsr & C_DEBUGEN))
  152. mem_ap_write_u32(swjdp, DCB_DHCSR, DBGKEY | C_DEBUGEN);
  153. /* clear any interrupt masking */
  154. cortex_m3_write_debug_halt_mask(target, 0, C_MASKINTS);
  155. /* Enable trace and dwt */
  156. mem_ap_write_u32(swjdp, DCB_DEMCR, TRCENA | VC_HARDERR | VC_BUSERR);
  157. /* Monitor bus faults */
  158. mem_ap_write_u32(swjdp, NVIC_SHCSR, SHCSR_BUSFAULTENA);
  159. /* Enable FPB */
  160. target_write_u32(target, FP_CTRL, 3);
  161. cortex_m3->fpb_enabled = 1;
  162. /* Restore FPB registers */
  163. for (i = 0; i < cortex_m3->fp_num_code + cortex_m3->fp_num_lit; i++)
  164. {
  165. target_write_u32(target, fp_list[i].fpcr_address, fp_list[i].fpcr_value);
  166. }
  167. /* Restore DWT registers */
  168. for (i = 0; i < cortex_m3->dwt_num_comp; i++)
  169. {
  170. target_write_u32(target, dwt_list[i].dwt_comparator_address + 0,
  171. dwt_list[i].comp);
  172. target_write_u32(target, dwt_list[i].dwt_comparator_address + 4,
  173. dwt_list[i].mask);
  174. target_write_u32(target, dwt_list[i].dwt_comparator_address + 8,
  175. dwt_list[i].function);
  176. }
  177. swjdp_transaction_endcheck(swjdp);
  178. register_cache_invalidate(cortex_m3->armv7m.core_cache);
  179. /* make sure we have latest dhcsr flags */
  180. mem_ap_read_atomic_u32(swjdp, DCB_DHCSR, &cortex_m3->dcb_dhcsr);
  181. return ERROR_OK;
  182. }
  183. static int cortex_m3_examine_debug_reason(struct target *target)
  184. {
  185. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  186. /* THIS IS NOT GOOD, TODO - better logic for detection of debug state reason */
  187. /* only check the debug reason if we don't know it already */
  188. if ((target->debug_reason != DBG_REASON_DBGRQ)
  189. && (target->debug_reason != DBG_REASON_SINGLESTEP))
  190. {
  191. if (cortex_m3->nvic_dfsr & DFSR_BKPT)
  192. {
  193. target->debug_reason = DBG_REASON_BREAKPOINT;
  194. if (cortex_m3->nvic_dfsr & DFSR_DWTTRAP)
  195. target->debug_reason = DBG_REASON_WPTANDBKPT;
  196. }
  197. else if (cortex_m3->nvic_dfsr & DFSR_DWTTRAP)
  198. target->debug_reason = DBG_REASON_WATCHPOINT;
  199. else if (cortex_m3->nvic_dfsr & DFSR_VCATCH)
  200. target->debug_reason = DBG_REASON_BREAKPOINT;
  201. else /* EXTERNAL, HALTED */
  202. target->debug_reason = DBG_REASON_UNDEFINED;
  203. }
  204. return ERROR_OK;
  205. }
  206. static int cortex_m3_examine_exception_reason(struct target *target)
  207. {
  208. uint32_t shcsr, except_sr, cfsr = -1, except_ar = -1;
  209. struct armv7m_common *armv7m = target_to_armv7m(target);
  210. struct swjdp_common *swjdp = &armv7m->swjdp_info;
  211. mem_ap_read_u32(swjdp, NVIC_SHCSR, &shcsr);
  212. switch (armv7m->exception_number)
  213. {
  214. case 2: /* NMI */
  215. break;
  216. case 3: /* Hard Fault */
  217. mem_ap_read_atomic_u32(swjdp, NVIC_HFSR, &except_sr);
  218. if (except_sr & 0x40000000)
  219. {
  220. mem_ap_read_u32(swjdp, NVIC_CFSR, &cfsr);
  221. }
  222. break;
  223. case 4: /* Memory Management */
  224. mem_ap_read_u32(swjdp, NVIC_CFSR, &except_sr);
  225. mem_ap_read_u32(swjdp, NVIC_MMFAR, &except_ar);
  226. break;
  227. case 5: /* Bus Fault */
  228. mem_ap_read_u32(swjdp, NVIC_CFSR, &except_sr);
  229. mem_ap_read_u32(swjdp, NVIC_BFAR, &except_ar);
  230. break;
  231. case 6: /* Usage Fault */
  232. mem_ap_read_u32(swjdp, NVIC_CFSR, &except_sr);
  233. break;
  234. case 11: /* SVCall */
  235. break;
  236. case 12: /* Debug Monitor */
  237. mem_ap_read_u32(swjdp, NVIC_DFSR, &except_sr);
  238. break;
  239. case 14: /* PendSV */
  240. break;
  241. case 15: /* SysTick */
  242. break;
  243. default:
  244. except_sr = 0;
  245. break;
  246. }
  247. swjdp_transaction_endcheck(swjdp);
  248. LOG_DEBUG("%s SHCSR 0x%" PRIx32 ", SR 0x%" PRIx32 ", CFSR 0x%" PRIx32 ", AR 0x%" PRIx32 "", armv7m_exception_string(armv7m->exception_number), \
  249. shcsr, except_sr, cfsr, except_ar);
  250. return ERROR_OK;
  251. }
  252. static int cortex_m3_debug_entry(struct target *target)
  253. {
  254. int i;
  255. uint32_t xPSR;
  256. int retval;
  257. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  258. struct armv7m_common *armv7m = &cortex_m3->armv7m;
  259. struct swjdp_common *swjdp = &armv7m->swjdp_info;
  260. LOG_DEBUG(" ");
  261. cortex_m3_clear_halt(target);
  262. mem_ap_read_atomic_u32(swjdp, DCB_DHCSR, &cortex_m3->dcb_dhcsr);
  263. if ((retval = armv7m->examine_debug_reason(target)) != ERROR_OK)
  264. return retval;
  265. /* Examine target state and mode */
  266. /* First load register acessible through core debug port*/
  267. int num_regs = armv7m->core_cache->num_regs;
  268. for (i = 0; i < num_regs; i++)
  269. {
  270. if (!armv7m->core_cache->reg_list[i].valid)
  271. armv7m->read_core_reg(target, i);
  272. }
  273. xPSR = buf_get_u32(armv7m->core_cache->reg_list[ARMV7M_xPSR].value, 0, 32);
  274. #ifdef ARMV7_GDB_HACKS
  275. /* FIXME this breaks on scan chains with more than one Cortex-M3.
  276. * Instead, each CM3 should have its own dummy value...
  277. */
  278. /* copy real xpsr reg for gdb, setting thumb bit */
  279. buf_set_u32(armv7m_gdb_dummy_cpsr_value, 0, 32, xPSR);
  280. buf_set_u32(armv7m_gdb_dummy_cpsr_value, 5, 1, 1);
  281. armv7m_gdb_dummy_cpsr_reg.valid = armv7m->core_cache->reg_list[ARMV7M_xPSR].valid;
  282. armv7m_gdb_dummy_cpsr_reg.dirty = armv7m->core_cache->reg_list[ARMV7M_xPSR].dirty;
  283. #endif
  284. /* For IT instructions xPSR must be reloaded on resume and clear on debug exec */
  285. if (xPSR & 0xf00)
  286. {
  287. armv7m->core_cache->reg_list[ARMV7M_xPSR].dirty = armv7m->core_cache->reg_list[ARMV7M_xPSR].valid;
  288. cortex_m3_store_core_reg_u32(target, ARMV7M_REGISTER_CORE_GP, 16, xPSR &~ 0xff);
  289. }
  290. /* Are we in an exception handler */
  291. if (xPSR & 0x1FF)
  292. {
  293. armv7m->core_mode = ARMV7M_MODE_HANDLER;
  294. armv7m->exception_number = (xPSR & 0x1FF);
  295. }
  296. else
  297. {
  298. armv7m->core_mode = buf_get_u32(armv7m->core_cache->reg_list[ARMV7M_CONTROL].value, 0, 1);
  299. armv7m->exception_number = 0;
  300. }
  301. if (armv7m->exception_number)
  302. {
  303. cortex_m3_examine_exception_reason(target);
  304. }
  305. LOG_DEBUG("entered debug state in core mode: %s at PC 0x%" PRIx32 ", target->state: %s",
  306. armv7m_mode_strings[armv7m->core_mode],
  307. *(uint32_t*)(armv7m->core_cache->reg_list[15].value),
  308. target_state_name(target));
  309. if (armv7m->post_debug_entry)
  310. armv7m->post_debug_entry(target);
  311. return ERROR_OK;
  312. }
  313. static int cortex_m3_poll(struct target *target)
  314. {
  315. int retval;
  316. enum target_state prev_target_state = target->state;
  317. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  318. struct swjdp_common *swjdp = &cortex_m3->armv7m.swjdp_info;
  319. /* Read from Debug Halting Control and Status Register */
  320. retval = mem_ap_read_atomic_u32(swjdp, DCB_DHCSR, &cortex_m3->dcb_dhcsr);
  321. if (retval != ERROR_OK)
  322. {
  323. target->state = TARGET_UNKNOWN;
  324. return retval;
  325. }
  326. if (cortex_m3->dcb_dhcsr & S_RESET_ST)
  327. {
  328. /* check if still in reset */
  329. mem_ap_read_atomic_u32(swjdp, DCB_DHCSR, &cortex_m3->dcb_dhcsr);
  330. if (cortex_m3->dcb_dhcsr & S_RESET_ST)
  331. {
  332. target->state = TARGET_RESET;
  333. return ERROR_OK;
  334. }
  335. }
  336. if (target->state == TARGET_RESET)
  337. {
  338. /* Cannot switch context while running so endreset is called with target->state == TARGET_RESET */
  339. LOG_DEBUG("Exit from reset with dcb_dhcsr 0x%" PRIx32 "", cortex_m3->dcb_dhcsr);
  340. cortex_m3_endreset_event(target);
  341. target->state = TARGET_RUNNING;
  342. prev_target_state = TARGET_RUNNING;
  343. }
  344. if (cortex_m3->dcb_dhcsr & S_HALT)
  345. {
  346. target->state = TARGET_HALTED;
  347. if ((prev_target_state == TARGET_RUNNING) || (prev_target_state == TARGET_RESET))
  348. {
  349. if ((retval = cortex_m3_debug_entry(target)) != ERROR_OK)
  350. return retval;
  351. target_call_event_callbacks(target, TARGET_EVENT_HALTED);
  352. }
  353. if (prev_target_state == TARGET_DEBUG_RUNNING)
  354. {
  355. LOG_DEBUG(" ");
  356. if ((retval = cortex_m3_debug_entry(target)) != ERROR_OK)
  357. return retval;
  358. target_call_event_callbacks(target, TARGET_EVENT_DEBUG_HALTED);
  359. }
  360. }
  361. /* REVISIT when S_SLEEP is set, it's in a Sleep or DeepSleep state.
  362. * How best to model low power modes?
  363. */
  364. if (target->state == TARGET_UNKNOWN)
  365. {
  366. /* check if processor is retiring instructions */
  367. if (cortex_m3->dcb_dhcsr & S_RETIRE_ST)
  368. {
  369. target->state = TARGET_RUNNING;
  370. return ERROR_OK;
  371. }
  372. }
  373. return ERROR_OK;
  374. }
  375. static int cortex_m3_halt(struct target *target)
  376. {
  377. LOG_DEBUG("target->state: %s",
  378. target_state_name(target));
  379. if (target->state == TARGET_HALTED)
  380. {
  381. LOG_DEBUG("target was already halted");
  382. return ERROR_OK;
  383. }
  384. if (target->state == TARGET_UNKNOWN)
  385. {
  386. LOG_WARNING("target was in unknown state when halt was requested");
  387. }
  388. if (target->state == TARGET_RESET)
  389. {
  390. if ((jtag_get_reset_config() & RESET_SRST_PULLS_TRST) && jtag_get_srst())
  391. {
  392. LOG_ERROR("can't request a halt while in reset if nSRST pulls nTRST");
  393. return ERROR_TARGET_FAILURE;
  394. }
  395. else
  396. {
  397. /* we came here in a reset_halt or reset_init sequence
  398. * debug entry was already prepared in cortex_m3_prepare_reset_halt()
  399. */
  400. target->debug_reason = DBG_REASON_DBGRQ;
  401. return ERROR_OK;
  402. }
  403. }
  404. /* Write to Debug Halting Control and Status Register */
  405. cortex_m3_write_debug_halt_mask(target, C_HALT, 0);
  406. target->debug_reason = DBG_REASON_DBGRQ;
  407. return ERROR_OK;
  408. }
  409. static int cortex_m3_soft_reset_halt(struct target *target)
  410. {
  411. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  412. struct swjdp_common *swjdp = &cortex_m3->armv7m.swjdp_info;
  413. uint32_t dcb_dhcsr = 0;
  414. int retval, timeout = 0;
  415. /* Enter debug state on reset, cf. end_reset_event() */
  416. mem_ap_write_u32(swjdp, DCB_DEMCR, TRCENA | VC_HARDERR | VC_BUSERR | VC_CORERESET);
  417. /* Request a reset */
  418. mem_ap_write_atomic_u32(swjdp, NVIC_AIRCR, AIRCR_VECTKEY | AIRCR_VECTRESET);
  419. target->state = TARGET_RESET;
  420. /* registers are now invalid */
  421. register_cache_invalidate(cortex_m3->armv7m.core_cache);
  422. while (timeout < 100)
  423. {
  424. retval = mem_ap_read_atomic_u32(swjdp, DCB_DHCSR, &dcb_dhcsr);
  425. if (retval == ERROR_OK)
  426. {
  427. mem_ap_read_atomic_u32(swjdp, NVIC_DFSR, &cortex_m3->nvic_dfsr);
  428. if ((dcb_dhcsr & S_HALT) && (cortex_m3->nvic_dfsr & DFSR_VCATCH))
  429. {
  430. LOG_DEBUG("system reset-halted, dcb_dhcsr 0x%" PRIx32 ", nvic_dfsr 0x%" PRIx32 "", dcb_dhcsr, cortex_m3->nvic_dfsr);
  431. cortex_m3_poll(target);
  432. return ERROR_OK;
  433. }
  434. else
  435. LOG_DEBUG("waiting for system reset-halt, dcb_dhcsr 0x%" PRIx32 ", %i ms", dcb_dhcsr, timeout);
  436. }
  437. timeout++;
  438. alive_sleep(1);
  439. }
  440. return ERROR_OK;
  441. }
  442. static void cortex_m3_enable_breakpoints(struct target *target)
  443. {
  444. struct breakpoint *breakpoint = target->breakpoints;
  445. /* set any pending breakpoints */
  446. while (breakpoint)
  447. {
  448. if (breakpoint->set == 0)
  449. cortex_m3_set_breakpoint(target, breakpoint);
  450. breakpoint = breakpoint->next;
  451. }
  452. }
  453. static int cortex_m3_resume(struct target *target, int current,
  454. uint32_t address, int handle_breakpoints, int debug_execution)
  455. {
  456. struct armv7m_common *armv7m = target_to_armv7m(target);
  457. struct breakpoint *breakpoint = NULL;
  458. uint32_t resume_pc;
  459. if (target->state != TARGET_HALTED)
  460. {
  461. LOG_WARNING("target not halted");
  462. return ERROR_TARGET_NOT_HALTED;
  463. }
  464. if (!debug_execution)
  465. {
  466. target_free_all_working_areas(target);
  467. cortex_m3_enable_breakpoints(target);
  468. cortex_m3_enable_watchpoints(target);
  469. }
  470. if (debug_execution)
  471. {
  472. /* Disable interrupts */
  473. /* We disable interrupts in the PRIMASK register instead of masking with C_MASKINTS,
  474. * This is probably the same issue as Cortex-M3 Errata 377493:
  475. * C_MASKINTS in parallel with disabled interrupts can cause local faults to not be taken. */
  476. buf_set_u32(armv7m->core_cache->reg_list[ARMV7M_PRIMASK].value, 0, 32, 1);
  477. armv7m->core_cache->reg_list[ARMV7M_PRIMASK].dirty = 1;
  478. armv7m->core_cache->reg_list[ARMV7M_PRIMASK].valid = 1;
  479. /* Make sure we are in Thumb mode */
  480. buf_set_u32(armv7m->core_cache->reg_list[ARMV7M_xPSR].value, 0, 32,
  481. buf_get_u32(armv7m->core_cache->reg_list[ARMV7M_xPSR].value, 0, 32) | (1 << 24));
  482. armv7m->core_cache->reg_list[ARMV7M_xPSR].dirty = 1;
  483. armv7m->core_cache->reg_list[ARMV7M_xPSR].valid = 1;
  484. }
  485. /* current = 1: continue on current pc, otherwise continue at <address> */
  486. if (!current)
  487. {
  488. buf_set_u32(armv7m->core_cache->reg_list[15].value, 0, 32, address);
  489. armv7m->core_cache->reg_list[15].dirty = 1;
  490. armv7m->core_cache->reg_list[15].valid = 1;
  491. }
  492. resume_pc = buf_get_u32(armv7m->core_cache->reg_list[15].value, 0, 32);
  493. armv7m_restore_context(target);
  494. /* the front-end may request us not to handle breakpoints */
  495. if (handle_breakpoints)
  496. {
  497. /* Single step past breakpoint at current address */
  498. if ((breakpoint = breakpoint_find(target, resume_pc)))
  499. {
  500. LOG_DEBUG("unset breakpoint at 0x%8.8" PRIx32 " (ID: %d)",
  501. breakpoint->address,
  502. breakpoint->unique_id);
  503. cortex_m3_unset_breakpoint(target, breakpoint);
  504. cortex_m3_single_step_core(target);
  505. cortex_m3_set_breakpoint(target, breakpoint);
  506. }
  507. }
  508. /* Restart core */
  509. cortex_m3_write_debug_halt_mask(target, 0, C_HALT);
  510. target->debug_reason = DBG_REASON_NOTHALTED;
  511. /* registers are now invalid */
  512. register_cache_invalidate(armv7m->core_cache);
  513. if (!debug_execution)
  514. {
  515. target->state = TARGET_RUNNING;
  516. target_call_event_callbacks(target, TARGET_EVENT_RESUMED);
  517. LOG_DEBUG("target resumed at 0x%" PRIx32 "", resume_pc);
  518. }
  519. else
  520. {
  521. target->state = TARGET_DEBUG_RUNNING;
  522. target_call_event_callbacks(target, TARGET_EVENT_DEBUG_RESUMED);
  523. LOG_DEBUG("target debug resumed at 0x%" PRIx32 "", resume_pc);
  524. }
  525. return ERROR_OK;
  526. }
  527. /* int irqstepcount = 0; */
  528. static int cortex_m3_step(struct target *target, int current,
  529. uint32_t address, int handle_breakpoints)
  530. {
  531. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  532. struct armv7m_common *armv7m = &cortex_m3->armv7m;
  533. struct swjdp_common *swjdp = &armv7m->swjdp_info;
  534. struct breakpoint *breakpoint = NULL;
  535. if (target->state != TARGET_HALTED)
  536. {
  537. LOG_WARNING("target not halted");
  538. return ERROR_TARGET_NOT_HALTED;
  539. }
  540. /* current = 1: continue on current pc, otherwise continue at <address> */
  541. if (!current)
  542. buf_set_u32(cortex_m3->armv7m.core_cache->reg_list[15].value,
  543. 0, 32, address);
  544. /* the front-end may request us not to handle breakpoints */
  545. if (handle_breakpoints) {
  546. breakpoint = breakpoint_find(target, buf_get_u32(armv7m
  547. ->core_cache->reg_list[15].value, 0, 32));
  548. if (breakpoint)
  549. cortex_m3_unset_breakpoint(target, breakpoint);
  550. }
  551. target->debug_reason = DBG_REASON_SINGLESTEP;
  552. armv7m_restore_context(target);
  553. target_call_event_callbacks(target, TARGET_EVENT_RESUMED);
  554. /* set step and clear halt */
  555. cortex_m3_write_debug_halt_mask(target, C_STEP, C_HALT);
  556. mem_ap_read_atomic_u32(swjdp, DCB_DHCSR, &cortex_m3->dcb_dhcsr);
  557. /* registers are now invalid */
  558. register_cache_invalidate(cortex_m3->armv7m.core_cache);
  559. if (breakpoint)
  560. cortex_m3_set_breakpoint(target, breakpoint);
  561. LOG_DEBUG("target stepped dcb_dhcsr = 0x%" PRIx32 " nvic_icsr = 0x%" PRIx32 "", cortex_m3->dcb_dhcsr, cortex_m3->nvic_icsr);
  562. cortex_m3_debug_entry(target);
  563. target_call_event_callbacks(target, TARGET_EVENT_HALTED);
  564. LOG_DEBUG("target stepped dcb_dhcsr = 0x%" PRIx32 " nvic_icsr = 0x%" PRIx32 "", cortex_m3->dcb_dhcsr, cortex_m3->nvic_icsr);
  565. return ERROR_OK;
  566. }
  567. static int cortex_m3_assert_reset(struct target *target)
  568. {
  569. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  570. struct swjdp_common *swjdp = &cortex_m3->armv7m.swjdp_info;
  571. int assert_srst = 1;
  572. LOG_DEBUG("target->state: %s",
  573. target_state_name(target));
  574. enum reset_types jtag_reset_config = jtag_get_reset_config();
  575. /*
  576. * We can reset Cortex-M3 targets using just the NVIC without
  577. * requiring SRST, getting a SoC reset (or a core-only reset)
  578. * instead of a system reset.
  579. */
  580. if (!(jtag_reset_config & RESET_HAS_SRST))
  581. assert_srst = 0;
  582. /* Enable debug requests */
  583. mem_ap_read_atomic_u32(swjdp, DCB_DHCSR, &cortex_m3->dcb_dhcsr);
  584. if (!(cortex_m3->dcb_dhcsr & C_DEBUGEN))
  585. mem_ap_write_u32(swjdp, DCB_DHCSR, DBGKEY | C_DEBUGEN);
  586. mem_ap_write_u32(swjdp, DCB_DCRDR, 0);
  587. if (!target->reset_halt)
  588. {
  589. /* Set/Clear C_MASKINTS in a separate operation */
  590. if (cortex_m3->dcb_dhcsr & C_MASKINTS)
  591. mem_ap_write_atomic_u32(swjdp, DCB_DHCSR, DBGKEY | C_DEBUGEN | C_HALT);
  592. /* clear any debug flags before resuming */
  593. cortex_m3_clear_halt(target);
  594. /* clear C_HALT in dhcsr reg */
  595. cortex_m3_write_debug_halt_mask(target, 0, C_HALT);
  596. /* Enter debug state on reset, cf. end_reset_event() */
  597. mem_ap_write_u32(swjdp, DCB_DEMCR, TRCENA | VC_HARDERR | VC_BUSERR);
  598. }
  599. else
  600. {
  601. /* Enter debug state on reset, cf. end_reset_event() */
  602. mem_ap_write_atomic_u32(swjdp, DCB_DEMCR, TRCENA | VC_HARDERR | VC_BUSERR | VC_CORERESET);
  603. }
  604. /*
  605. * When nRST is asserted on most Stellaris devices, it clears some of
  606. * the debug state. The ARMv7M and Cortex-M3 TRMs say that's wrong;
  607. * and OpenOCD depends on those TRMs. So we won't use SRST on those
  608. * chips. (Only power-on reset should affect debug state, beyond a
  609. * few specified bits; not the chip's nRST input, wired to SRST.)
  610. *
  611. * REVISIT current errata specs don't seem to cover this issue.
  612. * Do we have more details than this email?
  613. * https://lists.berlios.de/pipermail
  614. * /openocd-development/2008-August/003065.html
  615. */
  616. if (strcmp(target->variant, "lm3s") == 0)
  617. {
  618. /* Check for silicon revisions with the issue. */
  619. uint32_t did0;
  620. if (target_read_u32(target, 0x400fe000, &did0) == ERROR_OK)
  621. {
  622. switch ((did0 >> 16) & 0xff)
  623. {
  624. case 0:
  625. /* all Sandstorm suffer issue */
  626. assert_srst = 0;
  627. break;
  628. case 1:
  629. case 3:
  630. /* Fury and DustDevil rev A have
  631. * this nRST problem. It should
  632. * be fixed in rev B silicon.
  633. */
  634. if (((did0 >> 8) & 0xff) == 0)
  635. assert_srst = 0;
  636. break;
  637. case 4:
  638. /* Tempest should be fine. */
  639. break;
  640. }
  641. }
  642. }
  643. if (assert_srst)
  644. {
  645. /* default to asserting srst */
  646. if (jtag_reset_config & RESET_SRST_PULLS_TRST)
  647. {
  648. jtag_add_reset(1, 1);
  649. }
  650. else
  651. {
  652. jtag_add_reset(0, 1);
  653. }
  654. }
  655. else
  656. {
  657. /* Use a standard Cortex-M3 software reset mechanism.
  658. * SYSRESETREQ will reset SoC peripherals outside the
  659. * core, like watchdog timers, if the SoC wires it up
  660. * correctly. Else VECRESET can reset just the core.
  661. */
  662. mem_ap_write_atomic_u32(swjdp, NVIC_AIRCR,
  663. AIRCR_VECTKEY | AIRCR_SYSRESETREQ);
  664. LOG_DEBUG("Using Cortex-M3 SYSRESETREQ");
  665. {
  666. /* I do not know why this is necessary, but it
  667. * fixes strange effects (step/resume cause NMI
  668. * after reset) on LM3S6918 -- Michael Schwingen
  669. */
  670. uint32_t tmp;
  671. mem_ap_read_atomic_u32(swjdp, NVIC_AIRCR, &tmp);
  672. }
  673. }
  674. target->state = TARGET_RESET;
  675. jtag_add_sleep(50000);
  676. register_cache_invalidate(cortex_m3->armv7m.core_cache);
  677. if (target->reset_halt)
  678. {
  679. int retval;
  680. if ((retval = target_halt(target)) != ERROR_OK)
  681. return retval;
  682. }
  683. return ERROR_OK;
  684. }
  685. static int cortex_m3_deassert_reset(struct target *target)
  686. {
  687. LOG_DEBUG("target->state: %s",
  688. target_state_name(target));
  689. /* deassert reset lines */
  690. jtag_add_reset(0, 0);
  691. return ERROR_OK;
  692. }
  693. static int
  694. cortex_m3_set_breakpoint(struct target *target, struct breakpoint *breakpoint)
  695. {
  696. int retval;
  697. int fp_num = 0;
  698. uint32_t hilo;
  699. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  700. struct cortex_m3_fp_comparator *comparator_list = cortex_m3->fp_comparator_list;
  701. if (breakpoint->set)
  702. {
  703. LOG_WARNING("breakpoint (BPID: %d) already set", breakpoint->unique_id);
  704. return ERROR_OK;
  705. }
  706. if (cortex_m3->auto_bp_type)
  707. {
  708. breakpoint->type = (breakpoint->address < 0x20000000) ? BKPT_HARD : BKPT_SOFT;
  709. }
  710. if (breakpoint->type == BKPT_HARD)
  711. {
  712. while (comparator_list[fp_num].used && (fp_num < cortex_m3->fp_num_code))
  713. fp_num++;
  714. if (fp_num >= cortex_m3->fp_num_code)
  715. {
  716. LOG_ERROR("Can not find free FPB Comparator!");
  717. return ERROR_FAIL;
  718. }
  719. breakpoint->set = fp_num + 1;
  720. hilo = (breakpoint->address & 0x2) ? FPCR_REPLACE_BKPT_HIGH : FPCR_REPLACE_BKPT_LOW;
  721. comparator_list[fp_num].used = 1;
  722. comparator_list[fp_num].fpcr_value = (breakpoint->address & 0x1FFFFFFC) | hilo | 1;
  723. target_write_u32(target, comparator_list[fp_num].fpcr_address, comparator_list[fp_num].fpcr_value);
  724. LOG_DEBUG("fpc_num %i fpcr_value 0x%" PRIx32 "", fp_num, comparator_list[fp_num].fpcr_value);
  725. if (!cortex_m3->fpb_enabled)
  726. {
  727. LOG_DEBUG("FPB wasn't enabled, do it now");
  728. target_write_u32(target, FP_CTRL, 3);
  729. }
  730. }
  731. else if (breakpoint->type == BKPT_SOFT)
  732. {
  733. uint8_t code[4];
  734. buf_set_u32(code, 0, 32, ARMV7M_T_BKPT(0x11));
  735. if ((retval = target_read_memory(target, breakpoint->address & 0xFFFFFFFE, breakpoint->length, 1, breakpoint->orig_instr)) != ERROR_OK)
  736. {
  737. return retval;
  738. }
  739. if ((retval = target_write_memory(target, breakpoint->address & 0xFFFFFFFE, breakpoint->length, 1, code)) != ERROR_OK)
  740. {
  741. return retval;
  742. }
  743. breakpoint->set = 0x11; /* Any nice value but 0 */
  744. }
  745. LOG_DEBUG("BPID: %d, Type: %d, Address: 0x%08" PRIx32 " Length: %d (set=%d)",
  746. breakpoint->unique_id,
  747. (int)(breakpoint->type),
  748. breakpoint->address,
  749. breakpoint->length,
  750. breakpoint->set);
  751. return ERROR_OK;
  752. }
  753. static int
  754. cortex_m3_unset_breakpoint(struct target *target, struct breakpoint *breakpoint)
  755. {
  756. int retval;
  757. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  758. struct cortex_m3_fp_comparator * comparator_list = cortex_m3->fp_comparator_list;
  759. if (!breakpoint->set)
  760. {
  761. LOG_WARNING("breakpoint not set");
  762. return ERROR_OK;
  763. }
  764. LOG_DEBUG("BPID: %d, Type: %d, Address: 0x%08" PRIx32 " Length: %d (set=%d)",
  765. breakpoint->unique_id,
  766. (int)(breakpoint->type),
  767. breakpoint->address,
  768. breakpoint->length,
  769. breakpoint->set);
  770. if (breakpoint->type == BKPT_HARD)
  771. {
  772. int fp_num = breakpoint->set - 1;
  773. if ((fp_num < 0) || (fp_num >= cortex_m3->fp_num_code))
  774. {
  775. LOG_DEBUG("Invalid FP Comparator number in breakpoint");
  776. return ERROR_OK;
  777. }
  778. comparator_list[fp_num].used = 0;
  779. comparator_list[fp_num].fpcr_value = 0;
  780. target_write_u32(target, comparator_list[fp_num].fpcr_address, comparator_list[fp_num].fpcr_value);
  781. }
  782. else
  783. {
  784. /* restore original instruction (kept in target endianness) */
  785. if (breakpoint->length == 4)
  786. {
  787. if ((retval = target_write_memory(target, breakpoint->address & 0xFFFFFFFE, 4, 1, breakpoint->orig_instr)) != ERROR_OK)
  788. {
  789. return retval;
  790. }
  791. }
  792. else
  793. {
  794. if ((retval = target_write_memory(target, breakpoint->address & 0xFFFFFFFE, 2, 1, breakpoint->orig_instr)) != ERROR_OK)
  795. {
  796. return retval;
  797. }
  798. }
  799. }
  800. breakpoint->set = 0;
  801. return ERROR_OK;
  802. }
  803. static int
  804. cortex_m3_add_breakpoint(struct target *target, struct breakpoint *breakpoint)
  805. {
  806. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  807. if (cortex_m3->auto_bp_type)
  808. {
  809. breakpoint->type = (breakpoint->address < 0x20000000) ? BKPT_HARD : BKPT_SOFT;
  810. #ifdef ARMV7_GDB_HACKS
  811. if (breakpoint->length != 2) {
  812. /* XXX Hack: Replace all breakpoints with length != 2 with
  813. * a hardware breakpoint. */
  814. breakpoint->type = BKPT_HARD;
  815. breakpoint->length = 2;
  816. }
  817. #endif
  818. }
  819. if ((breakpoint->type == BKPT_HARD) && (breakpoint->address >= 0x20000000))
  820. {
  821. LOG_INFO("flash patch comparator requested outside code memory region");
  822. return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
  823. }
  824. if ((breakpoint->type == BKPT_SOFT) && (breakpoint->address < 0x20000000))
  825. {
  826. LOG_INFO("soft breakpoint requested in code (flash) memory region");
  827. return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
  828. }
  829. if ((breakpoint->type == BKPT_HARD) && (cortex_m3->fp_code_available < 1))
  830. {
  831. LOG_INFO("no flash patch comparator unit available for hardware breakpoint");
  832. return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
  833. }
  834. if ((breakpoint->length != 2))
  835. {
  836. LOG_INFO("only breakpoints of two bytes length supported");
  837. return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
  838. }
  839. if (breakpoint->type == BKPT_HARD)
  840. cortex_m3->fp_code_available--;
  841. cortex_m3_set_breakpoint(target, breakpoint);
  842. return ERROR_OK;
  843. }
  844. static int
  845. cortex_m3_remove_breakpoint(struct target *target, struct breakpoint *breakpoint)
  846. {
  847. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  848. /* REVISIT why check? FBP can be updated with core running ... */
  849. if (target->state != TARGET_HALTED)
  850. {
  851. LOG_WARNING("target not halted");
  852. return ERROR_TARGET_NOT_HALTED;
  853. }
  854. if (cortex_m3->auto_bp_type)
  855. {
  856. breakpoint->type = (breakpoint->address < 0x20000000) ? BKPT_HARD : BKPT_SOFT;
  857. }
  858. if (breakpoint->set)
  859. {
  860. cortex_m3_unset_breakpoint(target, breakpoint);
  861. }
  862. if (breakpoint->type == BKPT_HARD)
  863. cortex_m3->fp_code_available++;
  864. return ERROR_OK;
  865. }
  866. static int
  867. cortex_m3_set_watchpoint(struct target *target, struct watchpoint *watchpoint)
  868. {
  869. int dwt_num = 0;
  870. uint32_t mask, temp;
  871. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  872. /* watchpoint params were validated earlier */
  873. mask = 0;
  874. temp = watchpoint->length;
  875. while (temp) {
  876. temp >>= 1;
  877. mask++;
  878. }
  879. mask--;
  880. /* REVISIT Don't fully trust these "not used" records ... users
  881. * may set up breakpoints by hand, e.g. dual-address data value
  882. * watchpoint using comparator #1; comparator #0 matching cycle
  883. * count; send data trace info through ITM and TPIU; etc
  884. */
  885. struct cortex_m3_dwt_comparator *comparator;
  886. for (comparator = cortex_m3->dwt_comparator_list;
  887. comparator->used && dwt_num < cortex_m3->dwt_num_comp;
  888. comparator++, dwt_num++)
  889. continue;
  890. if (dwt_num >= cortex_m3->dwt_num_comp)
  891. {
  892. LOG_ERROR("Can not find free DWT Comparator");
  893. return ERROR_FAIL;
  894. }
  895. comparator->used = 1;
  896. watchpoint->set = dwt_num + 1;
  897. comparator->comp = watchpoint->address;
  898. target_write_u32(target, comparator->dwt_comparator_address + 0,
  899. comparator->comp);
  900. comparator->mask = mask;
  901. target_write_u32(target, comparator->dwt_comparator_address + 4,
  902. comparator->mask);
  903. switch (watchpoint->rw) {
  904. case WPT_READ:
  905. comparator->function = 5;
  906. break;
  907. case WPT_WRITE:
  908. comparator->function = 6;
  909. break;
  910. case WPT_ACCESS:
  911. comparator->function = 7;
  912. break;
  913. }
  914. target_write_u32(target, comparator->dwt_comparator_address + 8,
  915. comparator->function);
  916. LOG_DEBUG("Watchpoint (ID %d) DWT%d 0x%08x 0x%x 0x%05x",
  917. watchpoint->unique_id, dwt_num,
  918. (unsigned) comparator->comp,
  919. (unsigned) comparator->mask,
  920. (unsigned) comparator->function);
  921. return ERROR_OK;
  922. }
  923. static int
  924. cortex_m3_unset_watchpoint(struct target *target, struct watchpoint *watchpoint)
  925. {
  926. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  927. struct cortex_m3_dwt_comparator *comparator;
  928. int dwt_num;
  929. if (!watchpoint->set)
  930. {
  931. LOG_WARNING("watchpoint (wpid: %d) not set",
  932. watchpoint->unique_id);
  933. return ERROR_OK;
  934. }
  935. dwt_num = watchpoint->set - 1;
  936. LOG_DEBUG("Watchpoint (ID %d) DWT%d address: 0x%08x clear",
  937. watchpoint->unique_id, dwt_num,
  938. (unsigned) watchpoint->address);
  939. if ((dwt_num < 0) || (dwt_num >= cortex_m3->dwt_num_comp))
  940. {
  941. LOG_DEBUG("Invalid DWT Comparator number in watchpoint");
  942. return ERROR_OK;
  943. }
  944. comparator = cortex_m3->dwt_comparator_list + dwt_num;
  945. comparator->used = 0;
  946. comparator->function = 0;
  947. target_write_u32(target, comparator->dwt_comparator_address + 8,
  948. comparator->function);
  949. watchpoint->set = 0;
  950. return ERROR_OK;
  951. }
  952. static int
  953. cortex_m3_add_watchpoint(struct target *target, struct watchpoint *watchpoint)
  954. {
  955. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  956. if (cortex_m3->dwt_comp_available < 1)
  957. {
  958. LOG_DEBUG("no comparators?");
  959. return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
  960. }
  961. /* hardware doesn't support data value masking */
  962. if (watchpoint->mask != ~(uint32_t)0) {
  963. LOG_DEBUG("watchpoint value masks not supported");
  964. return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
  965. }
  966. /* hardware allows address masks of up to 32K */
  967. unsigned mask;
  968. for (mask = 0; mask < 16; mask++) {
  969. if ((1u << mask) == watchpoint->length)
  970. break;
  971. }
  972. if (mask == 16) {
  973. LOG_DEBUG("unsupported watchpoint length");
  974. return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
  975. }
  976. if (watchpoint->address & ((1 << mask) - 1)) {
  977. LOG_DEBUG("watchpoint address is unaligned");
  978. return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
  979. }
  980. /* Caller doesn't seem to be able to describe watching for data
  981. * values of zero; that flags "no value".
  982. *
  983. * REVISIT This DWT may well be able to watch for specific data
  984. * values. Requires comparator #1 to set DATAVMATCH and match
  985. * the data, and another comparator (DATAVADDR0) matching addr.
  986. */
  987. if (watchpoint->value) {
  988. LOG_DEBUG("data value watchpoint not YET supported");
  989. return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
  990. }
  991. cortex_m3->dwt_comp_available--;
  992. LOG_DEBUG("dwt_comp_available: %d", cortex_m3->dwt_comp_available);
  993. return ERROR_OK;
  994. }
  995. static int
  996. cortex_m3_remove_watchpoint(struct target *target, struct watchpoint *watchpoint)
  997. {
  998. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  999. /* REVISIT why check? DWT can be updated with core running ... */
  1000. if (target->state != TARGET_HALTED)
  1001. {
  1002. LOG_WARNING("target not halted");
  1003. return ERROR_TARGET_NOT_HALTED;
  1004. }
  1005. if (watchpoint->set)
  1006. {
  1007. cortex_m3_unset_watchpoint(target, watchpoint);
  1008. }
  1009. cortex_m3->dwt_comp_available++;
  1010. LOG_DEBUG("dwt_comp_available: %d", cortex_m3->dwt_comp_available);
  1011. return ERROR_OK;
  1012. }
  1013. static void cortex_m3_enable_watchpoints(struct target *target)
  1014. {
  1015. struct watchpoint *watchpoint = target->watchpoints;
  1016. /* set any pending watchpoints */
  1017. while (watchpoint)
  1018. {
  1019. if (watchpoint->set == 0)
  1020. cortex_m3_set_watchpoint(target, watchpoint);
  1021. watchpoint = watchpoint->next;
  1022. }
  1023. }
  1024. static int cortex_m3_load_core_reg_u32(struct target *target,
  1025. enum armv7m_regtype type, uint32_t num, uint32_t * value)
  1026. {
  1027. int retval;
  1028. struct armv7m_common *armv7m = target_to_armv7m(target);
  1029. struct swjdp_common *swjdp = &armv7m->swjdp_info;
  1030. /* NOTE: we "know" here that the register identifiers used
  1031. * in the v7m header match the Cortex-M3 Debug Core Register
  1032. * Selector values for R0..R15, xPSR, MSP, and PSP.
  1033. */
  1034. switch (num) {
  1035. case 0 ... 18:
  1036. /* read a normal core register */
  1037. retval = cortexm3_dap_read_coreregister_u32(swjdp, value, num);
  1038. if (retval != ERROR_OK)
  1039. {
  1040. LOG_ERROR("JTAG failure %i",retval);
  1041. return ERROR_JTAG_DEVICE_ERROR;
  1042. }
  1043. LOG_DEBUG("load from core reg %i value 0x%" PRIx32 "",(int)num,*value);
  1044. break;
  1045. case ARMV7M_PRIMASK:
  1046. case ARMV7M_BASEPRI:
  1047. case ARMV7M_FAULTMASK:
  1048. case ARMV7M_CONTROL:
  1049. /* Cortex-M3 packages these four registers as bitfields
  1050. * in one Debug Core register. So say r0 and r2 docs;
  1051. * it was removed from r1 docs, but still works.
  1052. */
  1053. cortexm3_dap_read_coreregister_u32(swjdp, value, 20);
  1054. switch (num)
  1055. {
  1056. case ARMV7M_PRIMASK:
  1057. *value = buf_get_u32((uint8_t*)value, 0, 1);
  1058. break;
  1059. case ARMV7M_BASEPRI:
  1060. *value = buf_get_u32((uint8_t*)value, 8, 8);
  1061. break;
  1062. case ARMV7M_FAULTMASK:
  1063. *value = buf_get_u32((uint8_t*)value, 16, 1);
  1064. break;
  1065. case ARMV7M_CONTROL:
  1066. *value = buf_get_u32((uint8_t*)value, 24, 2);
  1067. break;
  1068. }
  1069. LOG_DEBUG("load from special reg %i value 0x%" PRIx32 "", (int)num, *value);
  1070. break;
  1071. default:
  1072. return ERROR_INVALID_ARGUMENTS;
  1073. }
  1074. return ERROR_OK;
  1075. }
  1076. static int cortex_m3_store_core_reg_u32(struct target *target,
  1077. enum armv7m_regtype type, uint32_t num, uint32_t value)
  1078. {
  1079. int retval;
  1080. uint32_t reg;
  1081. struct armv7m_common *armv7m = target_to_armv7m(target);
  1082. struct swjdp_common *swjdp = &armv7m->swjdp_info;
  1083. #ifdef ARMV7_GDB_HACKS
  1084. /* If the LR register is being modified, make sure it will put us
  1085. * in "thumb" mode, or an INVSTATE exception will occur. This is a
  1086. * hack to deal with the fact that gdb will sometimes "forge"
  1087. * return addresses, and doesn't set the LSB correctly (i.e., when
  1088. * printing expressions containing function calls, it sets LR = 0.)
  1089. * Valid exception return codes have bit 0 set too.
  1090. */
  1091. if (num == ARMV7M_R14)
  1092. value |= 0x01;
  1093. #endif
  1094. /* NOTE: we "know" here that the register identifiers used
  1095. * in the v7m header match the Cortex-M3 Debug Core Register
  1096. * Selector values for R0..R15, xPSR, MSP, and PSP.
  1097. */
  1098. switch (num) {
  1099. case 0 ... 18:
  1100. retval = cortexm3_dap_write_coreregister_u32(swjdp, value, num);
  1101. if (retval != ERROR_OK)
  1102. {
  1103. LOG_ERROR("JTAG failure %i", retval);
  1104. armv7m->core_cache->reg_list[num].dirty = armv7m->core_cache->reg_list[num].valid;
  1105. return ERROR_JTAG_DEVICE_ERROR;
  1106. }
  1107. LOG_DEBUG("write core reg %i value 0x%" PRIx32 "", (int)num, value);
  1108. break;
  1109. case ARMV7M_PRIMASK:
  1110. case ARMV7M_BASEPRI:
  1111. case ARMV7M_FAULTMASK:
  1112. case ARMV7M_CONTROL:
  1113. /* Cortex-M3 packages these four registers as bitfields
  1114. * in one Debug Core register. So say r0 and r2 docs;
  1115. * it was removed from r1 docs, but still works.
  1116. */
  1117. cortexm3_dap_read_coreregister_u32(swjdp, &reg, 20);
  1118. switch (num)
  1119. {
  1120. case ARMV7M_PRIMASK:
  1121. buf_set_u32((uint8_t*)&reg, 0, 1, value);
  1122. break;
  1123. case ARMV7M_BASEPRI:
  1124. buf_set_u32((uint8_t*)&reg, 8, 8, value);
  1125. break;
  1126. case ARMV7M_FAULTMASK:
  1127. buf_set_u32((uint8_t*)&reg, 16, 1, value);
  1128. break;
  1129. case ARMV7M_CONTROL:
  1130. buf_set_u32((uint8_t*)&reg, 24, 2, value);
  1131. break;
  1132. }
  1133. cortexm3_dap_write_coreregister_u32(swjdp, reg, 20);
  1134. LOG_DEBUG("write special reg %i value 0x%" PRIx32 " ", (int)num, value);
  1135. break;
  1136. default:
  1137. return ERROR_INVALID_ARGUMENTS;
  1138. }
  1139. return ERROR_OK;
  1140. }
  1141. static int cortex_m3_read_memory(struct target *target, uint32_t address,
  1142. uint32_t size, uint32_t count, uint8_t *buffer)
  1143. {
  1144. struct armv7m_common *armv7m = target_to_armv7m(target);
  1145. struct swjdp_common *swjdp = &armv7m->swjdp_info;
  1146. int retval = ERROR_INVALID_ARGUMENTS;
  1147. /* cortex_m3 handles unaligned memory access */
  1148. if (count && buffer) {
  1149. switch (size) {
  1150. case 4:
  1151. retval = mem_ap_read_buf_u32(swjdp, buffer, 4 * count, address);
  1152. break;
  1153. case 2:
  1154. retval = mem_ap_read_buf_u16(swjdp, buffer, 2 * count, address);
  1155. break;
  1156. case 1:
  1157. retval = mem_ap_read_buf_u8(swjdp, buffer, count, address);
  1158. break;
  1159. }
  1160. }
  1161. return retval;
  1162. }
  1163. static int cortex_m3_write_memory(struct target *target, uint32_t address,
  1164. uint32_t size, uint32_t count, uint8_t *buffer)
  1165. {
  1166. struct armv7m_common *armv7m = target_to_armv7m(target);
  1167. struct swjdp_common *swjdp = &armv7m->swjdp_info;
  1168. int retval = ERROR_INVALID_ARGUMENTS;
  1169. if (count && buffer) {
  1170. switch (size) {
  1171. case 4:
  1172. retval = mem_ap_write_buf_u32(swjdp, buffer, 4 * count, address);
  1173. break;
  1174. case 2:
  1175. retval = mem_ap_write_buf_u16(swjdp, buffer, 2 * count, address);
  1176. break;
  1177. case 1:
  1178. retval = mem_ap_write_buf_u8(swjdp, buffer, count, address);
  1179. break;
  1180. }
  1181. }
  1182. return retval;
  1183. }
  1184. static int cortex_m3_bulk_write_memory(struct target *target, uint32_t address,
  1185. uint32_t count, uint8_t *buffer)
  1186. {
  1187. return cortex_m3_write_memory(target, address, 4, count, buffer);
  1188. }
  1189. static int cortex_m3_init_target(struct command_context *cmd_ctx,
  1190. struct target *target)
  1191. {
  1192. armv7m_build_reg_cache(target);
  1193. return ERROR_OK;
  1194. }
  1195. /* REVISIT cache valid/dirty bits are unmaintained. We could set "valid"
  1196. * on r/w if the core is not running, and clear on resume or reset ... or
  1197. * at least, in a post_restore_context() method.
  1198. */
  1199. struct dwt_reg_state {
  1200. struct target *target;
  1201. uint32_t addr;
  1202. uint32_t value; /* scratch/cache */
  1203. };
  1204. static int cortex_m3_dwt_get_reg(struct reg *reg)
  1205. {
  1206. struct dwt_reg_state *state = reg->arch_info;
  1207. return target_read_u32(state->target, state->addr, &state->value);
  1208. }
  1209. static int cortex_m3_dwt_set_reg(struct reg *reg, uint8_t *buf)
  1210. {
  1211. struct dwt_reg_state *state = reg->arch_info;
  1212. return target_write_u32(state->target, state->addr,
  1213. buf_get_u32(buf, 0, reg->size));
  1214. }
  1215. struct dwt_reg {
  1216. uint32_t addr;
  1217. char *name;
  1218. unsigned size;
  1219. };
  1220. static struct dwt_reg dwt_base_regs[] = {
  1221. { DWT_CTRL, "dwt_ctrl", 32, },
  1222. { DWT_CYCCNT, "dwt_cyccnt", 32, },
  1223. /* plus some 8 bit counters, useful for profiling with TPIU */
  1224. };
  1225. static struct dwt_reg dwt_comp[] = {
  1226. #define DWT_COMPARATOR(i) \
  1227. { DWT_COMP0 + 0x10 * (i), "dwt_" #i "_comp", 32, }, \
  1228. { DWT_MASK0 + 0x10 * (i), "dwt_" #i "_mask", 4, }, \
  1229. { DWT_FUNCTION0 + 0x10 * (i), "dwt_" #i "_function", 32, }
  1230. DWT_COMPARATOR(0),
  1231. DWT_COMPARATOR(1),
  1232. DWT_COMPARATOR(2),
  1233. DWT_COMPARATOR(3),
  1234. #undef DWT_COMPARATOR
  1235. };
  1236. static const struct reg_arch_type dwt_reg_type = {
  1237. .get = cortex_m3_dwt_get_reg,
  1238. .set = cortex_m3_dwt_set_reg,
  1239. };
  1240. static void
  1241. cortex_m3_dwt_addreg(struct target *t, struct reg *r, struct dwt_reg *d)
  1242. {
  1243. struct dwt_reg_state *state;
  1244. state = calloc(1, sizeof *state);
  1245. if (!state)
  1246. return;
  1247. state->addr = d->addr;
  1248. state->target = t;
  1249. r->name = d->name;
  1250. r->size = d->size;
  1251. r->value = &state->value;
  1252. r->arch_info = state;
  1253. r->type = &dwt_reg_type;
  1254. }
  1255. static void
  1256. cortex_m3_dwt_setup(struct cortex_m3_common *cm3, struct target *target)
  1257. {
  1258. uint32_t dwtcr;
  1259. struct reg_cache *cache;
  1260. struct cortex_m3_dwt_comparator *comparator;
  1261. int reg, i;
  1262. target_read_u32(target, DWT_CTRL, &dwtcr);
  1263. if (!dwtcr) {
  1264. LOG_DEBUG("no DWT");
  1265. return;
  1266. }
  1267. cm3->dwt_num_comp = (dwtcr >> 28) & 0xF;
  1268. cm3->dwt_comp_available = cm3->dwt_num_comp;
  1269. cm3->dwt_comparator_list = calloc(cm3->dwt_num_comp,
  1270. sizeof(struct cortex_m3_dwt_comparator));
  1271. if (!cm3->dwt_comparator_list) {
  1272. fail0:
  1273. cm3->dwt_num_comp = 0;
  1274. LOG_ERROR("out of mem");
  1275. return;
  1276. }
  1277. cache = calloc(1, sizeof *cache);
  1278. if (!cache) {
  1279. fail1:
  1280. free(cm3->dwt_comparator_list);
  1281. goto fail0;
  1282. }
  1283. cache->name = "cortex-m3 dwt registers";
  1284. cache->num_regs = 2 + cm3->dwt_num_comp * 3;
  1285. cache->reg_list = calloc(cache->num_regs, sizeof *cache->reg_list);
  1286. if (!cache->reg_list) {
  1287. free(cache);
  1288. goto fail1;
  1289. }
  1290. for (reg = 0; reg < 2; reg++)
  1291. cortex_m3_dwt_addreg(target, cache->reg_list + reg,
  1292. dwt_base_regs + reg);
  1293. comparator = cm3->dwt_comparator_list;
  1294. for (i = 0; i < cm3->dwt_num_comp; i++, comparator++) {
  1295. int j;
  1296. comparator->dwt_comparator_address = DWT_COMP0 + 0x10 * i;
  1297. for (j = 0; j < 3; j++, reg++)
  1298. cortex_m3_dwt_addreg(target, cache->reg_list + reg,
  1299. dwt_comp + 3 * i + j);
  1300. }
  1301. *register_get_last_cache_p(&target->reg_cache) = cache;
  1302. cm3->dwt_cache = cache;
  1303. LOG_DEBUG("DWT dwtcr 0x%" PRIx32 ", comp %d, watch%s",
  1304. dwtcr, cm3->dwt_num_comp,
  1305. (dwtcr & (0xf << 24)) ? " only" : "/trigger");
  1306. /* REVISIT: if num_comp > 1, check whether comparator #1 can
  1307. * implement single-address data value watchpoints ... so we
  1308. * won't need to check it later, when asked to set one up.
  1309. */
  1310. }
  1311. static int cortex_m3_examine(struct target *target)
  1312. {
  1313. int retval;
  1314. uint32_t cpuid, fpcr;
  1315. int i;
  1316. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  1317. struct swjdp_common *swjdp = &cortex_m3->armv7m.swjdp_info;
  1318. if ((retval = ahbap_debugport_init(swjdp)) != ERROR_OK)
  1319. return retval;
  1320. if (!target_was_examined(target))
  1321. {
  1322. target_set_examined(target);
  1323. /* Read from Device Identification Registers */
  1324. retval = target_read_u32(target, CPUID, &cpuid);
  1325. if (retval != ERROR_OK)
  1326. return retval;
  1327. if (((cpuid >> 4) & 0xc3f) == 0xc23)
  1328. LOG_DEBUG("CORTEX-M3 processor detected");
  1329. LOG_DEBUG("cpuid: 0x%8.8" PRIx32 "", cpuid);
  1330. /* NOTE: FPB and DWT are both optional. */
  1331. /* Setup FPB */
  1332. target_read_u32(target, FP_CTRL, &fpcr);
  1333. cortex_m3->auto_bp_type = 1;
  1334. cortex_m3->fp_num_code = ((fpcr >> 8) & 0x70) | ((fpcr >> 4) & 0xF); /* bits [14:12] and [7:4] */
  1335. cortex_m3->fp_num_lit = (fpcr >> 8) & 0xF;
  1336. cortex_m3->fp_code_available = cortex_m3->fp_num_code;
  1337. cortex_m3->fp_comparator_list = calloc(cortex_m3->fp_num_code + cortex_m3->fp_num_lit, sizeof(struct cortex_m3_fp_comparator));
  1338. cortex_m3->fpb_enabled = fpcr & 1;
  1339. for (i = 0; i < cortex_m3->fp_num_code + cortex_m3->fp_num_lit; i++)
  1340. {
  1341. cortex_m3->fp_comparator_list[i].type = (i < cortex_m3->fp_num_code) ? FPCR_CODE : FPCR_LITERAL;
  1342. cortex_m3->fp_comparator_list[i].fpcr_address = FP_COMP0 + 4 * i;
  1343. }
  1344. LOG_DEBUG("FPB fpcr 0x%" PRIx32 ", numcode %i, numlit %i", fpcr, cortex_m3->fp_num_code, cortex_m3->fp_num_lit);
  1345. /* Setup DWT */
  1346. cortex_m3_dwt_setup(cortex_m3, target);
  1347. }
  1348. return ERROR_OK;
  1349. }
  1350. static int cortex_m3_dcc_read(struct swjdp_common *swjdp, uint8_t *value, uint8_t *ctrl)
  1351. {
  1352. uint16_t dcrdr;
  1353. mem_ap_read_buf_u16(swjdp, (uint8_t*)&dcrdr, 1, DCB_DCRDR);
  1354. *ctrl = (uint8_t)dcrdr;
  1355. *value = (uint8_t)(dcrdr >> 8);
  1356. LOG_DEBUG("data 0x%x ctrl 0x%x", *value, *ctrl);
  1357. /* write ack back to software dcc register
  1358. * signify we have read data */
  1359. if (dcrdr & (1 << 0))
  1360. {
  1361. dcrdr = 0;
  1362. mem_ap_write_buf_u16(swjdp, (uint8_t*)&dcrdr, 1, DCB_DCRDR);
  1363. }
  1364. return ERROR_OK;
  1365. }
  1366. static int cortex_m3_target_request_data(struct target *target,
  1367. uint32_t size, uint8_t *buffer)
  1368. {
  1369. struct armv7m_common *armv7m = target_to_armv7m(target);
  1370. struct swjdp_common *swjdp = &armv7m->swjdp_info;
  1371. uint8_t data;
  1372. uint8_t ctrl;
  1373. uint32_t i;
  1374. for (i = 0; i < (size * 4); i++)
  1375. {
  1376. cortex_m3_dcc_read(swjdp, &data, &ctrl);
  1377. buffer[i] = data;
  1378. }
  1379. return ERROR_OK;
  1380. }
  1381. static int cortex_m3_handle_target_request(void *priv)
  1382. {
  1383. struct target *target = priv;
  1384. if (!target_was_examined(target))
  1385. return ERROR_OK;
  1386. struct armv7m_common *armv7m = target_to_armv7m(target);
  1387. struct swjdp_common *swjdp = &armv7m->swjdp_info;
  1388. if (!target->dbg_msg_enabled)
  1389. return ERROR_OK;
  1390. if (target->state == TARGET_RUNNING)
  1391. {
  1392. uint8_t data;
  1393. uint8_t ctrl;
  1394. cortex_m3_dcc_read(swjdp, &data, &ctrl);
  1395. /* check if we have data */
  1396. if (ctrl & (1 << 0))
  1397. {
  1398. uint32_t request;
  1399. /* we assume target is quick enough */
  1400. request = data;
  1401. cortex_m3_dcc_read(swjdp, &data, &ctrl);
  1402. request |= (data << 8);
  1403. cortex_m3_dcc_read(swjdp, &data, &ctrl);
  1404. request |= (data << 16);
  1405. cortex_m3_dcc_read(swjdp, &data, &ctrl);
  1406. request |= (data << 24);
  1407. target_request(target, request);
  1408. }
  1409. }
  1410. return ERROR_OK;
  1411. }
  1412. static int cortex_m3_init_arch_info(struct target *target,
  1413. struct cortex_m3_common *cortex_m3, struct jtag_tap *tap)
  1414. {
  1415. int retval;
  1416. struct armv7m_common *armv7m = &cortex_m3->armv7m;
  1417. armv7m_init_arch_info(target, armv7m);
  1418. /* prepare JTAG information for the new target */
  1419. cortex_m3->jtag_info.tap = tap;
  1420. cortex_m3->jtag_info.scann_size = 4;
  1421. armv7m->swjdp_info.dp_select_value = -1;
  1422. armv7m->swjdp_info.ap_csw_value = -1;
  1423. armv7m->swjdp_info.ap_tar_value = -1;
  1424. armv7m->swjdp_info.jtag_info = &cortex_m3->jtag_info;
  1425. armv7m->swjdp_info.memaccess_tck = 8;
  1426. armv7m->swjdp_info.tar_autoincr_block = (1 << 12); /* Cortex-M3 has 4096 bytes autoincrement range */
  1427. /* register arch-specific functions */
  1428. armv7m->examine_debug_reason = cortex_m3_examine_debug_reason;
  1429. armv7m->post_debug_entry = NULL;
  1430. armv7m->pre_restore_context = NULL;
  1431. armv7m->post_restore_context = NULL;
  1432. armv7m->load_core_reg_u32 = cortex_m3_load_core_reg_u32;
  1433. armv7m->store_core_reg_u32 = cortex_m3_store_core_reg_u32;
  1434. target_register_timer_callback(cortex_m3_handle_target_request, 1, 1, target);
  1435. if ((retval = arm_jtag_setup_connection(&cortex_m3->jtag_info)) != ERROR_OK)
  1436. {
  1437. return retval;
  1438. }
  1439. return ERROR_OK;
  1440. }
  1441. static int cortex_m3_target_create(struct target *target, Jim_Interp *interp)
  1442. {
  1443. struct cortex_m3_common *cortex_m3 = calloc(1,sizeof(struct cortex_m3_common));
  1444. cortex_m3->common_magic = CORTEX_M3_COMMON_MAGIC;
  1445. cortex_m3_init_arch_info(target, cortex_m3, target->tap);
  1446. return ERROR_OK;
  1447. }
  1448. /*--------------------------------------------------------------------------*/
  1449. static int cortex_m3_verify_pointer(struct command_context *cmd_ctx,
  1450. struct cortex_m3_common *cm3)
  1451. {
  1452. if (cm3->common_magic != CORTEX_M3_COMMON_MAGIC) {
  1453. command_print(cmd_ctx, "target is not a Cortex-M3");
  1454. return ERROR_TARGET_INVALID;
  1455. }
  1456. return ERROR_OK;
  1457. }
  1458. /*
  1459. * Only stuff below this line should need to verify that its target
  1460. * is a Cortex-M3. Everything else should have indirected through the
  1461. * cortexm3_target structure, which is only used with CM3 targets.
  1462. */
  1463. /*
  1464. * REVISIT Thumb2 disassembly should work for all ARMv7 cores, as well
  1465. * as at least ARM-1156T2. The interesting thing about Cortex-M is
  1466. * that *only* Thumb2 disassembly matters. There are also some small
  1467. * additions to Thumb2 that are specific to ARMv7-M.
  1468. */
  1469. COMMAND_HANDLER(handle_cortex_m3_disassemble_command)
  1470. {
  1471. int retval;
  1472. struct target *target = get_current_target(CMD_CTX);
  1473. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  1474. uint32_t address;
  1475. unsigned long count = 1;
  1476. struct arm_instruction cur_instruction;
  1477. retval = cortex_m3_verify_pointer(CMD_CTX, cortex_m3);
  1478. if (retval != ERROR_OK)
  1479. return retval;
  1480. errno = 0;
  1481. switch (CMD_ARGC) {
  1482. case 2:
  1483. COMMAND_PARSE_NUMBER(ulong, CMD_ARGV[1], count);
  1484. /* FALL THROUGH */
  1485. case 1:
  1486. COMMAND_PARSE_NUMBER(u32, CMD_ARGV[0], address);
  1487. break;
  1488. default:
  1489. command_print(CMD_CTX,
  1490. "usage: cortex_m3 disassemble <address> [<count>]");
  1491. return ERROR_OK;
  1492. }
  1493. while (count--) {
  1494. retval = thumb2_opcode(target, address, &cur_instruction);
  1495. if (retval != ERROR_OK)
  1496. return retval;
  1497. command_print(CMD_CTX, "%s", cur_instruction.text);
  1498. address += cur_instruction.instruction_size;
  1499. }
  1500. return ERROR_OK;
  1501. }
  1502. static const struct {
  1503. char name[10];
  1504. unsigned mask;
  1505. } vec_ids[] = {
  1506. { "hard_err", VC_HARDERR, },
  1507. { "int_err", VC_INTERR, },
  1508. { "bus_err", VC_BUSERR, },
  1509. { "state_err", VC_STATERR, },
  1510. { "chk_err", VC_CHKERR, },
  1511. { "nocp_err", VC_NOCPERR, },
  1512. { "mm_err", VC_MMERR, },
  1513. { "reset", VC_CORERESET, },
  1514. };
  1515. COMMAND_HANDLER(handle_cortex_m3_vector_catch_command)
  1516. {
  1517. struct target *target = get_current_target(CMD_CTX);
  1518. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  1519. struct armv7m_common *armv7m = &cortex_m3->armv7m;
  1520. struct swjdp_common *swjdp = &armv7m->swjdp_info;
  1521. uint32_t demcr = 0;
  1522. int retval;
  1523. retval = cortex_m3_verify_pointer(CMD_CTX, cortex_m3);
  1524. if (retval != ERROR_OK)
  1525. return retval;
  1526. mem_ap_read_atomic_u32(swjdp, DCB_DEMCR, &demcr);
  1527. if (CMD_ARGC > 0) {
  1528. unsigned catch = 0;
  1529. if (CMD_ARGC == 1) {
  1530. if (strcmp(CMD_ARGV[0], "all") == 0) {
  1531. catch = VC_HARDERR | VC_INTERR | VC_BUSERR
  1532. | VC_STATERR | VC_CHKERR | VC_NOCPERR
  1533. | VC_MMERR | VC_CORERESET;
  1534. goto write;
  1535. } else if (strcmp(CMD_ARGV[0], "none") == 0) {
  1536. goto write;
  1537. }
  1538. }
  1539. while (CMD_ARGC-- > 0) {
  1540. unsigned i;
  1541. for (i = 0; i < ARRAY_SIZE(vec_ids); i++) {
  1542. if (strcmp(CMD_ARGV[CMD_ARGC], vec_ids[i].name) != 0)
  1543. continue;
  1544. catch |= vec_ids[i].mask;
  1545. break;
  1546. }
  1547. if (i == ARRAY_SIZE(vec_ids)) {
  1548. LOG_ERROR("No CM3 vector '%s'", CMD_ARGV[CMD_ARGC]);
  1549. return ERROR_INVALID_ARGUMENTS;
  1550. }
  1551. }
  1552. write:
  1553. demcr &= ~0xffff;
  1554. demcr |= catch;
  1555. /* write, but don't assume it stuck */
  1556. mem_ap_write_u32(swjdp, DCB_DEMCR, demcr);
  1557. mem_ap_read_atomic_u32(swjdp, DCB_DEMCR, &demcr);
  1558. }
  1559. for (unsigned i = 0; i < ARRAY_SIZE(vec_ids); i++)
  1560. {
  1561. command_print(CMD_CTX, "%9s: %s", vec_ids[i].name,
  1562. (demcr & vec_ids[i].mask) ? "catch" : "ignore");
  1563. }
  1564. return ERROR_OK;
  1565. }
  1566. COMMAND_HANDLER(handle_cortex_m3_mask_interrupts_command)
  1567. {
  1568. struct target *target = get_current_target(CMD_CTX);
  1569. struct cortex_m3_common *cortex_m3 = target_to_cm3(target);
  1570. int retval;
  1571. retval = cortex_m3_verify_pointer(CMD_CTX, cortex_m3);
  1572. if (retval != ERROR_OK)
  1573. return retval;
  1574. if (target->state != TARGET_HALTED)
  1575. {
  1576. command_print(CMD_CTX, "target must be stopped for \"%s\" command", CMD_NAME);
  1577. return ERROR_OK;
  1578. }
  1579. if (CMD_ARGC > 0)
  1580. {
  1581. bool enable;
  1582. COMMAND_PARSE_ON_OFF(CMD_ARGV[0], enable);
  1583. uint32_t mask_on = C_HALT | (enable ? C_MASKINTS : 0);
  1584. uint32_t mask_off = enable ? 0 : C_MASKINTS;
  1585. cortex_m3_write_debug_halt_mask(target, mask_on, mask_off);
  1586. }
  1587. command_print(CMD_CTX, "cortex_m3 interrupt mask %s",
  1588. (cortex_m3->dcb_dhcsr & C_MASKINTS) ? "on" : "off");
  1589. return ERROR_OK;
  1590. }
  1591. static const struct command_registration cortex_m3_exec_command_handlers[] = {
  1592. {
  1593. .name = "disassemble",
  1594. .handler = &handle_cortex_m3_disassemble_command,
  1595. .mode = COMMAND_EXEC,
  1596. .help = "disassemble Thumb2 instructions",
  1597. .usage = "<address> [<count>]",
  1598. },
  1599. {
  1600. .name = "maskisr",
  1601. .handler = &handle_cortex_m3_mask_interrupts_command,
  1602. .mode = COMMAND_EXEC,
  1603. .help = "mask cortex_m3 interrupts",
  1604. .usage = "['on'|'off']",
  1605. },
  1606. {
  1607. .name = "vector_catch",
  1608. .handler = &handle_cortex_m3_vector_catch_command,
  1609. .mode = COMMAND_EXEC,
  1610. .help = "catch hardware vectors",
  1611. .usage = "['all'|'none'|<list>]",
  1612. },
  1613. COMMAND_REGISTRATION_DONE
  1614. };
  1615. static const struct command_registration cortex_m3_command_handlers[] = {
  1616. {
  1617. .chain = armv7m_command_handlers,
  1618. },
  1619. {
  1620. .name = "cortex_m3",
  1621. .mode = COMMAND_ANY,
  1622. .help = "Cortex-M3 command group",
  1623. .chain = cortex_m3_exec_command_handlers,
  1624. },
  1625. COMMAND_REGISTRATION_DONE
  1626. };
  1627. struct target_type cortexm3_target =
  1628. {
  1629. .name = "cortex_m3",
  1630. .poll = cortex_m3_poll,
  1631. .arch_state = armv7m_arch_state,
  1632. .target_request_data = cortex_m3_target_request_data,
  1633. .halt = cortex_m3_halt,
  1634. .resume = cortex_m3_resume,
  1635. .step = cortex_m3_step,
  1636. .assert_reset = cortex_m3_assert_reset,
  1637. .deassert_reset = cortex_m3_deassert_reset,
  1638. .soft_reset_halt = cortex_m3_soft_reset_halt,
  1639. .get_gdb_reg_list = armv7m_get_gdb_reg_list,
  1640. .read_memory = cortex_m3_read_memory,
  1641. .write_memory = cortex_m3_write_memory,
  1642. .bulk_write_memory = cortex_m3_bulk_write_memory,
  1643. .checksum_memory = armv7m_checksum_memory,
  1644. .blank_check_memory = armv7m_blank_check_memory,
  1645. .run_algorithm = armv7m_run_algorithm,
  1646. .add_breakpoint = cortex_m3_add_breakpoint,
  1647. .remove_breakpoint = cortex_m3_remove_breakpoint,
  1648. .add_watchpoint = cortex_m3_add_watchpoint,
  1649. .remove_watchpoint = cortex_m3_remove_watchpoint,
  1650. .commands = cortex_m3_command_handlers,
  1651. .target_create = cortex_m3_target_create,
  1652. .init_target = cortex_m3_init_target,
  1653. .examine = cortex_m3_examine,
  1654. };