You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 
 
 
 

214 lines
7.4 KiB

  1. /***************************************************************************
  2. * Copyright (C) 2005 by Dominic Rath *
  3. * Dominic.Rath@gmx.de *
  4. * *
  5. * Copyright (C) 2006 by Magnus Lundin *
  6. * lundin@mlu.mine.nu *
  7. * *
  8. * Copyright (C) 2008 by Spencer Oliver *
  9. * spen@spen-soft.co.uk *
  10. * *
  11. * This program is free software; you can redistribute it and/or modify *
  12. * it under the terms of the GNU General Public License as published by *
  13. * the Free Software Foundation; either version 2 of the License, or *
  14. * (at your option) any later version. *
  15. * *
  16. * This program is distributed in the hope that it will be useful, *
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of *
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
  19. * GNU General Public License for more details. *
  20. * *
  21. * You should have received a copy of the GNU General Public License *
  22. * along with this program; if not, write to the *
  23. * Free Software Foundation, Inc., *
  24. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
  25. ***************************************************************************/
  26. #ifndef ARMV7M_COMMON_H
  27. #define ARMV7M_COMMON_H
  28. #include "arm_adi_v5.h"
  29. /* define for enabling armv7 gdb workarounds */
  30. #if 1
  31. #define ARMV7_GDB_HACKS
  32. #endif
  33. enum armv7m_mode
  34. {
  35. ARMV7M_MODE_THREAD = 0,
  36. ARMV7M_MODE_USER_THREAD = 1,
  37. ARMV7M_MODE_HANDLER = 2,
  38. ARMV7M_MODE_ANY = -1
  39. };
  40. extern char* armv7m_mode_strings[];
  41. enum armv7m_regtype
  42. {
  43. ARMV7M_REGISTER_CORE_GP,
  44. ARMV7M_REGISTER_CORE_SP,
  45. ARMV7M_REGISTER_MEMMAP
  46. };
  47. extern char* armv7m_exception_strings[];
  48. extern char *armv7m_exception_string(int number);
  49. /* offsets into armv7m core register cache */
  50. enum
  51. {
  52. ARMV7M_PC = 15,
  53. ARMV7M_xPSR = 16,
  54. ARMV7M_MSP,
  55. ARMV7M_PSP,
  56. ARMV7M_PRIMASK,
  57. ARMV7M_BASEPRI,
  58. ARMV7M_FAULTMASK,
  59. ARMV7M_CONTROL,
  60. ARMV7NUMCOREREGS
  61. };
  62. #define ARMV7M_COMMON_MAGIC 0x2A452A45
  63. typedef struct armv7m_common_s
  64. {
  65. int common_magic;
  66. reg_cache_t *core_cache;
  67. enum armv7m_mode core_mode;
  68. int exception_number;
  69. swjdp_common_t swjdp_info;
  70. /* Direct processor core register read and writes */
  71. int (*load_core_reg_u32)(struct target_s *target, enum armv7m_regtype type, uint32_t num, uint32_t *value);
  72. int (*store_core_reg_u32)(struct target_s *target, enum armv7m_regtype type, uint32_t num, uint32_t value);
  73. /* register cache to processor synchronization */
  74. int (*read_core_reg)(struct target_s *target, int num);
  75. int (*write_core_reg)(struct target_s *target, int num);
  76. int (*examine_debug_reason)(target_t *target);
  77. void (*pre_debug_entry)(target_t *target);
  78. void (*post_debug_entry)(target_t *target);
  79. void (*pre_restore_context)(target_t *target);
  80. void (*post_restore_context)(target_t *target);
  81. void *arch_info;
  82. } armv7m_common_t;
  83. typedef struct armv7m_algorithm_s
  84. {
  85. int common_magic;
  86. enum armv7m_mode core_mode;
  87. } armv7m_algorithm_t;
  88. typedef struct armv7m_core_reg_s
  89. {
  90. uint32_t num;
  91. enum armv7m_regtype type;
  92. enum armv7m_mode mode;
  93. target_t *target;
  94. armv7m_common_t *armv7m_common;
  95. } armv7m_core_reg_t;
  96. extern reg_cache_t *armv7m_build_reg_cache(target_t *target);
  97. extern enum armv7m_mode armv7m_number_to_mode(int number);
  98. extern int armv7m_mode_to_number(enum armv7m_mode mode);
  99. extern int armv7m_arch_state(struct target_s *target);
  100. extern int armv7m_get_gdb_reg_list(target_t *target, reg_t **reg_list[], int *reg_list_size);
  101. extern int armv7m_register_commands(struct command_context_s *cmd_ctx);
  102. extern int armv7m_init_arch_info(target_t *target, armv7m_common_t *armv7m);
  103. extern int armv7m_run_algorithm(struct target_s *target, int num_mem_params, mem_param_t *mem_params, int num_reg_params, reg_param_t *reg_params, uint32_t entry_point, uint32_t exit_point, int timeout_ms, void *arch_info);
  104. extern int armv7m_invalidate_core_regs(target_t *target);
  105. extern int armv7m_restore_context(target_t *target);
  106. extern int armv7m_checksum_memory(struct target_s *target, uint32_t address, uint32_t count, uint32_t* checksum);
  107. extern int armv7m_blank_check_memory(struct target_s *target, uint32_t address, uint32_t count, uint32_t* blank);
  108. /* Thumb mode instructions
  109. */
  110. /* Move to Register from Special Register (Thumb mode) 32 bit Thumb2 instruction
  111. * Rd: destination register
  112. * SYSm: source special register
  113. */
  114. #define ARMV7M_T_MRS(Rd, SYSm) ((0xF3EF) | ((0x8000 | (Rd << 8) | SYSm) << 16))
  115. /* Move from Register from Special Register (Thumb mode) 32 bit Thumb2 instruction
  116. * Rd: source register
  117. * SYSm: destination special register
  118. */
  119. #define ARMV7M_T_MSR(SYSm, Rn) ((0xF380 | (Rn << 8)) | ((0x8800 | SYSm) << 16))
  120. /* Change Processor State. The instruction modifies the PRIMASK and FAULTMASK
  121. * special-purpose register values (Thumb mode) 16 bit Thumb2 instruction
  122. * Rd: source register
  123. * IF:
  124. */
  125. #define I_FLAG 2
  126. #define F_FLAG 1
  127. #define ARMV7M_T_CPSID(IF) ((0xB660 | (1 << 8) | (IF&0x3)) | ((0xB660 | (1 << 8) | (IF&0x3)) << 16))
  128. #define ARMV7M_T_CPSIE(IF) ((0xB660 | (0 << 8) | (IF&0x3)) | ((0xB660 | (0 << 8) | (IF&0x3)) << 16))
  129. /* Breakpoint (Thumb mode) v5 onwards
  130. * Im: immediate value used by debugger
  131. */
  132. #define ARMV7M_T_BKPT(Im) ((0xBE00 | Im) | ((0xBE00 | Im) << 16))
  133. /* Store register (Thumb mode)
  134. * Rd: source register
  135. * Rn: base register
  136. */
  137. #define ARMV7M_T_STR(Rd, Rn) ((0x6000 | Rd | (Rn << 3)) | ((0x6000 | Rd | (Rn << 3)) << 16))
  138. /* Load register (Thumb state)
  139. * Rd: destination register
  140. * Rn: base register
  141. */
  142. #define ARMV7M_T_LDR(Rd, Rn) ((0x6800 | (Rn << 3) | Rd) | ((0x6800 | (Rn << 3) | Rd) << 16))
  143. /* Load multiple (Thumb state)
  144. * Rn: base register
  145. * List: for each bit in list: store register
  146. */
  147. #define ARMV7M_T_LDMIA(Rn, List) ((0xc800 | (Rn << 8) | List) | ((0xc800 | (Rn << 8) | List) << 16))
  148. /* Load register with PC relative addressing
  149. * Rd: register to load
  150. */
  151. #define ARMV7M_T_LDR_PCREL(Rd) ((0x4800 | (Rd << 8)) | ((0x4800 | (Rd << 8)) << 16))
  152. /* Move hi register (Thumb mode)
  153. * Rd: destination register
  154. * Rm: source register
  155. */
  156. #define ARMV7M_T_MOV(Rd, Rm) ((0x4600 | (Rd & 0x7) | ((Rd & 0x8) << 4) | ((Rm & 0x7) << 3) | ((Rm & 0x8) << 3)) | ((0x4600 | (Rd & 0x7) | ((Rd & 0x8) << 4) | ((Rm & 0x7) << 3) | ((Rm & 0x8) << 3)) << 16))
  157. /* No operation (Thumb mode)
  158. */
  159. #define ARMV7M_T_NOP (0x46c0 | (0x46c0 << 16))
  160. /* Move immediate to register (Thumb state)
  161. * Rd: destination register
  162. * Im: 8-bit immediate value
  163. */
  164. #define ARMV7M_T_MOV_IM(Rd, Im) ((0x2000 | (Rd << 8) | Im) | ((0x2000 | (Rd << 8) | Im) << 16))
  165. /* Branch and Exchange
  166. * Rm: register containing branch target
  167. */
  168. #define ARMV7M_T_BX(Rm) ((0x4700 | (Rm << 3)) | ((0x4700 | (Rm << 3)) << 16))
  169. /* Branch (Thumb state)
  170. * Imm: Branch target
  171. */
  172. #define ARMV7M_T_B(Imm) ((0xe000 | Imm) | ((0xe000 | Imm) << 16))
  173. #endif /* ARMV7M_H */