You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 
 
 
 

142 lines
6.0 KiB

  1. /***************************************************************************
  2. * Copyright (C) 2008 by Spencer Oliver *
  3. * spen@spen-soft.co.uk *
  4. * *
  5. * Copyright (C) 2008 by David T.L. Wong *
  6. * *
  7. * This program is free software; you can redistribute it and/or modify *
  8. * it under the terms of the GNU General Public License as published by *
  9. * the Free Software Foundation; either version 2 of the License, or *
  10. * (at your option) any later version. *
  11. * *
  12. * This program is distributed in the hope that it will be useful, *
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of *
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
  15. * GNU General Public License for more details. *
  16. * *
  17. * You should have received a copy of the GNU General Public License *
  18. * along with this program; if not, write to the *
  19. * Free Software Foundation, Inc., *
  20. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
  21. ***************************************************************************/
  22. #ifndef MIPS32_H
  23. #define MIPS32_H
  24. #include "target.h"
  25. #include "register.h"
  26. #include "mips32_pracc.h"
  27. #define MIPS32_COMMON_MAGIC 0xB320B320
  28. /* offsets into mips32 core register cache */
  29. enum
  30. {
  31. MIPS32_PC = 37,
  32. MIPS32NUMCOREREGS
  33. };
  34. typedef struct mips32_comparator_s
  35. {
  36. int used;
  37. //int type;
  38. uint32_t bp_value;
  39. uint32_t reg_address;
  40. } mips32_comparator_t;
  41. typedef struct mips32_common_s
  42. {
  43. uint32_t common_magic;
  44. void *arch_info;
  45. reg_cache_t *core_cache;
  46. mips_ejtag_t ejtag_info;
  47. uint32_t core_regs[MIPS32NUMCOREREGS];
  48. int bp_scanned;
  49. int num_inst_bpoints;
  50. int num_data_bpoints;
  51. int num_inst_bpoints_avail;
  52. int num_data_bpoints_avail;
  53. mips32_comparator_t *inst_break_list;
  54. mips32_comparator_t *data_break_list;
  55. /* register cache to processor synchronization */
  56. int (*read_core_reg)(struct target_s *target, int num);
  57. int (*write_core_reg)(struct target_s *target, int num);
  58. } mips32_common_t;
  59. typedef struct mips32_core_reg_s
  60. {
  61. uint32_t num;
  62. struct target_s *target;
  63. mips32_common_t *mips32_common;
  64. } mips32_core_reg_t;
  65. #define MIPS32_OP_BEQ 0x04
  66. #define MIPS32_OP_BNE 0x05
  67. #define MIPS32_OP_ADDI 0x08
  68. #define MIPS32_OP_AND 0x24
  69. #define MIPS32_OP_COP0 0x10
  70. #define MIPS32_OP_LUI 0x0F
  71. #define MIPS32_OP_LW 0x23
  72. #define MIPS32_OP_LBU 0x24
  73. #define MIPS32_OP_LHU 0x25
  74. #define MIPS32_OP_MFHI 0x10
  75. #define MIPS32_OP_MTHI 0x11
  76. #define MIPS32_OP_MFLO 0x12
  77. #define MIPS32_OP_MTLO 0x13
  78. #define MIPS32_OP_SB 0x28
  79. #define MIPS32_OP_SH 0x29
  80. #define MIPS32_OP_SW 0x2B
  81. #define MIPS32_OP_ORI 0x0D
  82. #define MIPS32_COP0_MF 0x00
  83. #define MIPS32_COP0_MT 0x04
  84. #define MIPS32_R_INST(opcode, rs, rt, rd, shamt, funct) (((opcode) << 26) |((rs) << 21) | ((rt) << 16) | ((rd) << 11)| ((shamt) << 6) | (funct))
  85. #define MIPS32_I_INST(opcode, rs, rt, immd) (((opcode) << 26) |((rs) << 21) | ((rt) << 16) | (immd))
  86. #define MIPS32_J_INST(opcode, addr) (((opcode) << 26) |(addr))
  87. #define MIPS32_NOP 0
  88. #define MIPS32_ADDI(tar, src, val) MIPS32_I_INST(MIPS32_OP_ADDI, src, tar, val)
  89. #define MIPS32_AND(reg, off, val) MIPS32_R_INST(0, off, val, reg, 0, MIPS32_OP_AND)
  90. #define MIPS32_B(off) MIPS32_BEQ(0, 0, off)
  91. #define MIPS32_BEQ(src,tar,off) MIPS32_I_INST(MIPS32_OP_BEQ, src, tar, off)
  92. #define MIPS32_BNE(src,tar,off) MIPS32_I_INST(MIPS32_OP_BNE, src, tar, off)
  93. #define MIPS32_MFC0(gpr, cpr, sel) MIPS32_R_INST(MIPS32_OP_COP0, MIPS32_COP0_MF, gpr, cpr, 0, sel)
  94. #define MIPS32_MTC0(gpr,cpr, sel) MIPS32_R_INST(MIPS32_OP_COP0, MIPS32_COP0_MT, gpr, cpr, 0, sel)
  95. #define MIPS32_LBU(reg, off, base) MIPS32_I_INST(MIPS32_OP_LBU, base, reg, off)
  96. #define MIPS32_LHU(reg, off, base) MIPS32_I_INST(MIPS32_OP_LHU, base, reg, off)
  97. #define MIPS32_LUI(reg, val) MIPS32_I_INST(MIPS32_OP_LUI, 0, reg, val)
  98. #define MIPS32_LW(reg, off, base) MIPS32_I_INST(MIPS32_OP_LW, base, reg, off)
  99. #define MIPS32_MFLO(reg) MIPS32_R_INST(0, 0, 0, reg, 0, MIPS32_OP_MFLO)
  100. #define MIPS32_MFHI(reg) MIPS32_R_INST(0, 0, 0, reg, 0, MIPS32_OP_MFHI)
  101. #define MIPS32_MTLO(reg) MIPS32_R_INST(0, reg, 0, 0, 0, MIPS32_OP_MTLO)
  102. #define MIPS32_MTHI(reg) MIPS32_R_INST(0, reg, 0, 0, 0, MIPS32_OP_MTHI)
  103. #define MIPS32_ORI(src, tar, val) MIPS32_I_INST(MIPS32_OP_ORI, src, tar, val)
  104. #define MIPS32_SB(reg, off, base) MIPS32_I_INST(MIPS32_OP_SB, base, reg, off)
  105. #define MIPS32_SH(reg, off, base) MIPS32_I_INST(MIPS32_OP_SH, base, reg, off)
  106. #define MIPS32_SW(reg, off, base) MIPS32_I_INST(MIPS32_OP_SW, base, reg, off)
  107. /* ejtag specific instructions */
  108. #define MIPS32_DRET 0x4200001F
  109. #define MIPS32_SDBBP 0x7000003F
  110. #define MIPS16_SDBBP 0xE801
  111. extern int mips32_arch_state(struct target_s *target);
  112. extern int mips32_init_arch_info(target_t *target, mips32_common_t *mips32, jtag_tap_t *tap);
  113. extern int mips32_restore_context(target_t *target);
  114. extern int mips32_save_context(target_t *target);
  115. extern reg_cache_t *mips32_build_reg_cache(target_t *target);
  116. extern int mips32_run_algorithm(struct target_s *target, int num_mem_params, mem_param_t *mem_params, int num_reg_params, reg_param_t *reg_params, uint32_t entry_point, uint32_t exit_point, int timeout_ms, void *arch_info);
  117. extern int mips32_configure_break_unit(struct target_s *target);
  118. extern int mips32_enable_interrupts(struct target_s *target, int enable);
  119. extern int mips32_examine(struct target_s *target);
  120. extern int mips32_register_commands(struct command_context_s *cmd_ctx);
  121. extern int mips32_invalidate_core_regs(target_t *target);
  122. extern int mips32_get_gdb_reg_list(target_t *target, reg_t **reg_list[], int *reg_list_size);
  123. #endif /*MIPS32_H*/