You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 
 
 
 

97 lines
2.9 KiB

  1. #
  2. # Texas Instruments DaVinci family: TMS320DM365
  3. #
  4. if { [info exists CHIPNAME] } {
  5. set _CHIPNAME $CHIPNAME
  6. } else {
  7. set _CHIPNAME dm365
  8. }
  9. #
  10. # For now, expect EMU0/EMU1 jumpered LOW (not TI's default) so ARM and ETB
  11. # are enabled without making ICEpick route ARM and ETB into the JTAG chain.
  12. #
  13. # Also note: when running without RTCK before the PLLs are set up, you
  14. # may need to slow the JTAG clock down quite a lot (under 2 MHz).
  15. #
  16. source [find target/icepick.cfg]
  17. set EMU01 "-enable"
  18. #set EMU01 "-disable"
  19. # Subsidiary TAP: ARM ETB11, with scan chain for 4K of ETM trace buffer
  20. if { [info exists ETB_TAPID ] } {
  21. set _ETB_TAPID $ETB_TAPID
  22. } else {
  23. set _ETB_TAPID 0x2b900f0f
  24. }
  25. jtag newtap $_CHIPNAME etb -irlen 4 -ircapture 0x1 -irmask 0xf \
  26. -expected-id $_ETB_TAPID $EMU01
  27. jtag configure $_CHIPNAME.etb -event tap-enable \
  28. "icepick_c_tapenable $_CHIPNAME.jrc 1"
  29. # Subsidiary TAP: ARM926ejs with scan chains for ARM Debug, EmbeddedICE-RT, ETM.
  30. if { [info exists CPU_TAPID ] } {
  31. set _CPU_TAPID $CPU_TAPID
  32. } else {
  33. set _CPU_TAPID 0x0792602f
  34. }
  35. jtag newtap $_CHIPNAME arm -irlen 4 -ircapture 0x1 -irmask 0xf \
  36. -expected-id $_CPU_TAPID $EMU01
  37. jtag configure $_CHIPNAME.arm -event tap-enable \
  38. "icepick_c_tapenable $_CHIPNAME.jrc 0"
  39. # Primary TAP: ICEpick (JTAG route controller) and boundary scan
  40. if { [info exists JRC_TAPID ] } {
  41. set _JRC_TAPID $JRC_TAPID
  42. } else {
  43. set _JRC_TAPID 0x0b83e02f
  44. }
  45. jtag newtap $_CHIPNAME jrc -irlen 6 -ircapture 0x1 -irmask 0x3f \
  46. -expected-id $_JRC_TAPID
  47. ################
  48. # various symbol definitions, to avoid hard-wiring addresses
  49. # and enable some sharing of DaVinci-family utility code
  50. global dm365
  51. set dm365 [ dict create ]
  52. # Physical addresses for controllers and memory
  53. # (Some of these are valid for many DaVinci family chips)
  54. dict set dm365 sram0 0x00010000
  55. dict set dm365 sram1 0x00014000
  56. dict set dm365 sysbase 0x01c40000
  57. dict set dm365 pllc1 0x01c40800
  58. dict set dm365 pllc2 0x01c40c00
  59. dict set dm365 psc 0x01c41000
  60. dict set dm365 gpio 0x01c67000
  61. dict set dm365 a_emif 0x01d10000
  62. dict set dm365 a_emif_cs0 0x02000000
  63. dict set dm365 a_emif_cs1 0x04000000
  64. dict set dm365 ddr_emif 0x20000000
  65. dict set dm365 ddr 0x80000000
  66. source [find target/davinci.cfg]
  67. ################
  68. # GDB target: the ARM, using SRAM1 for scratch. SRAM0 (also 16K)
  69. # and the ETB memory (4K) are other options, while trace is unused.
  70. set _TARGETNAME $_CHIPNAME.arm
  71. target create $_TARGETNAME arm926ejs -chain-position $_TARGETNAME
  72. # NOTE that work-area-virt presumes a Linux 2.6.30-rc2+ kernel,
  73. # and that the work area is used only with a kernel mmu context ...
  74. $_TARGETNAME configure \
  75. -work-area-virt [expr 0xfffe0000 + 0x4000] \
  76. -work-area-phys [dict get $dm365 sram1] \
  77. -work-area-size 0x4000 \
  78. -work-area-backup 0
  79. arm7_9 fast_memory_access enable
  80. arm7_9 dcc_downloads enable
  81. # trace setup
  82. etm config $_TARGETNAME 16 normal full etb
  83. etb config $_TARGETNAME $_CHIPNAME.etb